WO2005119637A1 - プラズマディスプレイパネル駆動装置及びプラズマディスプレイ - Google Patents
プラズマディスプレイパネル駆動装置及びプラズマディスプレイ Download PDFInfo
- Publication number
- WO2005119637A1 WO2005119637A1 PCT/JP2005/009989 JP2005009989W WO2005119637A1 WO 2005119637 A1 WO2005119637 A1 WO 2005119637A1 JP 2005009989 W JP2005009989 W JP 2005009989W WO 2005119637 A1 WO2005119637 A1 WO 2005119637A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrode
- address
- potential
- sustain
- voltage
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/294—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for lighting or sustain discharge
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/292—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for reset discharge, priming discharge or erase discharge occurring in a phase other than addressing
- G09G3/2927—Details of initialising
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/296—Driving circuits for producing the waveforms applied to the driving electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/028—Generation of voltages supplied to electrode drivers in a matrix display other than LCD
Definitions
- the present invention relates to a plasma display panel (PDP) driving device and a plasma display.
- PDP plasma display panel
- a plasma display is a display device that utilizes a light emission phenomenon associated with gas discharge.
- the display portion of a plasma display that is, a plasma display panel (PDP) is more advantageous than other display devices in terms of a larger screen, a thinner display, and a wide viewing angle.
- PDPs are broadly classified into DC types that operate with DC pulses and AC types that operate with AC pulses.
- the AC type PDP has a high brightness and a simple structure. Therefore, AC PDPs are suitable for mass production and pixel refinement, and are widely used.
- An AC PDP has, for example, a three-electrode surface discharge structure (see, for example, Patent Document 1).
- address electrodes are arranged on the back substrate of the PDP in the vertical direction of the panel, and sustain electrodes and scanning electrodes (also called X electrodes and Y electrodes, respectively) are alternately arranged on the front substrate of the PDP. And it is arranged in the lateral direction of the panel.
- sustain electrodes and scanning electrodes also called X electrodes and Y electrodes, respectively
- the potential of the address electrode and the scanning electrode can be individually changed one by one.
- Discharge cells are installed at intersections of pairs of sustain electrodes and scan electrodes and address electrodes that are adjacent to each other.
- a layer made of a dielectric dielectric layer
- a layer for protecting the electrode and the dielectric layer protective layer
- a layer containing a phosphor phosphor layer
- Gas is sealed inside the discharge cell.
- the PDP driving device controls the potentials of the sustain electrode, the scan electrode, and the address electrode of the PDP according to an ADS (Address Display-period Separation) method.
- the ADS method is a type of subfield method.
- the subfield method one field of the image Divided into subfields.
- the subfield includes an initialization period, an address period, and a discharge sustaining period.
- the above three periods are set in common for all the discharge cells of the PDP (for example, see Patent Document 1).
- an initialization pulse voltage is applied between the sustain electrode and the scan electrode.
- a scan pulse voltage is sequentially applied to the scan electrodes, and an address pulse voltage is applied to some of the address electrodes.
- the address electrode to which the address pulse voltage is to be applied is selected based on an externally input video signal.
- a sustain pulse voltage is simultaneously and periodically applied to all pairs of sustain electrodes and scan electrodes.
- the discharge sustaining pulse voltage is lower than the discharge starting voltage.
- a voltage due to the wall charges that is, a wall voltage is applied to the sustaining pulse voltage. Therefore, the voltage between the sustain electrode and the scan electrode exceeds the discharge starting voltage. As a result, the discharge by the gas is sustained, and light emission occurs.
- the light emission time per field of the discharge cell that is, the brightness of the discharge cell, is adjusted by selecting the subfield to emit light.
- the PDP driving device generally includes three components: a scan electrode driver, a sustain electrode driver, and an address electrode driver.
- the three driving units independently or cooperatively generate an initialization pulse voltage, a scan pulse voltage, an address pulse voltage, and a sustaining pulse voltage.
- Patent Document 1 The following is known (for example, see Patent Document 1).
- FIG. 15 shows the scan electrode driving unit 110 and the PDP driving device 110 during the discharge sustain period.
- FIG. 4 is a diagram showing an equivalent circuit of a sustain electrode driving unit 120, an address electrode driving unit 130, and a PDP 200.
- the stray capacitance CXY, CXA, and CYA between the sustain electrode X, the scan electrode Y, and the address electrode ⁇ of the equivalent circuit force of the PDP 200 are represented only by the panel capacitance (hereinafter, referred to as the PDP 200's panel capacitance).
- the current flowing through the PDP 200 at the time of discharge in the discharge cell, that is, the path of the discharge current is omitted.
- FIG. 16 is a waveform diagram showing potential changes of scan electrode Y, sustain electrode X, and address electrode ⁇ during the sustain period.
- scan electrode driver 110 maintains scan electrode Y at ground potential (O)
- address electrode driver 130 maintains address electrode A at ground potential (see Fig. 16).
- Sustain electrode driving section 120 includes a high side switch Q1 and a low side switch Q2.
- the high-side switch Q1 and the low-side switch Q2 are connected in series between the positive potential terminal 1P and the negative potential terminal 1N of the power supply 100. Further, the connection point J1 of the series connection is connected to the maintenance electrode X of the PDP 200.
- the positive potential terminal 1P is maintained at a constant positive potential + Vs
- the negative potential terminal 1N is maintained at a constant negative potential Vs.
- a PDP driving device is provided with a circuit for driving a sustain electrode and the like during a discharge sustain period, and a circuit for driving a sustain electrode and the like during an address period and an initialization period. .
- a large current flows through the PDP, which is the discharge current and the charge / discharge current of the panel capacity. For this reason, the circuit for driving the sustain electrodes and the like during the discharge sustain period becomes large, which hinders downsizing of the entire driving device.
- the present invention has been made to solve the above problems, and an object of the present invention is to provide a PDP driving device and a plasma display that can be downsized. Means for solving the problem
- the PDP driving device is mounted on a plasma display.
- the plasma display has the following PDP.
- the PDP is
- a discharge cell that emits light by discharging the gas enclosed therein
- a sustain electrode for applying a predetermined voltage to the discharge cell for applying a predetermined voltage to the discharge cell; a scan electrode; and an address electrode.
- the PDP driving device has a sustaining pulse generating section and an address voltage generating section.
- the sustaining pulse generating section maintains one of the sustaining electrode and the scanning electrode at a predetermined potential (ground potential), and maintains the first positive pulse voltage and the first positive pulse voltage with respect to the other.
- a negative pulse voltage is applied alternately as a sustaining pulse voltage.
- the address voltage generator applies a time-varying voltage to the address electrode.
- the address voltage generator may apply a second pulse voltage having a fixed polarity to the address electrode in synchronization with a pulse having the same polarity as the second pulse voltage of the sustaining pulse voltages. .
- either the sustain electrode or the scan electrode is maintained at the ground potential. That is, either the sustain electrode driver or the scan electrode driver does not include the sustaining pulse generator. As a result, the area of the entire driving device is reduced and the flexibility in circuit design is increased, so that the above PDP driving device according to the present invention can be easily miniaturized.
- the above PDP driving device further comprises applying a second pulse voltage to the address electrode when applying the first positive pulse voltage or the negative pulse voltage to either the sustain electrode or the scan electrode. I do.
- the amplitude of the second pulse voltage is large, it is equal to the amplitude of a pulse having the same polarity as the second pulse voltage among the discharge sustaining pulse voltages. At that time, the discharge through the address electrode is suppressed as described below.
- wall charges are accumulated on the address electrode side.
- the wall charge has a particular polarity.
- the second pulse voltage of negative polarity is applied during the application period of the first negative pulse voltage. Is done. At this time, the voltage between the electrode to which the first negative pulse voltage is applied and the address electrode is lower than the voltage between the sustain electrode and the scan electrode. Therefore, the erasure of the positive wall charges is suppressed on the address electrode side. That is, the discharge current is not substantially upstream of the address electrode. Further, the impact by electrons is reduced on the address electrode side.
- the positive wall charges accumulated on the address electrode side are kept constant. That is, no discharge current flows through the address electrodes.
- the above-described PDP driving device keeps the power consumption of the PDP small and maintains the life of the PDP long.
- the address voltage generating unit changes the potential of the address electrode to a predetermined negative ground potential while the discharge sustain pulse voltage changes from the maximum value to the minimum value, and Alternatively, the potential of the address electrode may be changed to a predetermined negative potential and the ground potential while the discharge sustaining pulse voltage changes from the minimum value to the maximum value.
- the address voltage generator controls the potential of the address electrode of the PDP to at least two different potentials during the sustaining period, and applies the first positive pulse voltage to the address electrode during application of the first positive pulse voltage.
- the potential may be decreased, and the potential of the address electrode may be increased while applying the first negative pulse voltage.
- the address voltage generating section reduces the potential of the address electrode during the discharge sustain period while the discharge sustain pulse voltage changes from a maximum value to a minimum value, and the discharge sustain pulse voltage is The potential of the address electrode may be raised while changing to the minimum force maximum! ,.
- the lower voltage applied by the address voltage generator to the address electrode is a ground potential.
- the address electrode is turned off.
- the wall charge on the address electrode side can be adjusted by increasing or decreasing the position.
- the discharge current is not substantially upstream in the address electrode. Since the electron Z ion bombardment is further reduced on the address electrode side, deterioration of the phosphor is effectively prevented.
- the above-described PDP driving device keeps the power consumption of the PDP small and keeps the life of the PDP long.
- the PDP driving apparatus is preferably such that, during the initialization period, the sustaining electrode is maintained at the ground potential and an initializing pulse voltage is applied to the scan electrode, A scan pulse generator for maintaining the sustain electrodes at the ground potential during the period and applying a scan pulse voltage to the scan electrodes. At this time, the sustaining pulse generator maintains the sustaining electrode at the ground potential during the sustaining period.
- the sustain electrode is substantially always maintained at the ground potential. Therefore, the connection portion of the PDP driving device with the sustain electrode, that is, the sustain electrode driving portion may not include any pulse generating portion.
- the respective generators of the pulse voltage and the power supply are centrally arranged on the scan electrode side of the PDP. That is, the noise source and the heat source of the PDP drive device are concentrated on the scan electrode side of the PDP. Therefore, it is easy to take measures against noise and heat. For example, when a relatively low-noise high-frequency circuit such as a tuner is arranged on the sustain electrode side of the PDP, it is possible to effectively avoid the adverse effects of the PDP driving device noise.
- the cooling range of a cooling device such as a fan may be limited to the scanning electrode side of the PDP, so that the cooling efficiency can be effectively improved. Therefore, it is possible to provide a PDP driving device or a plasma display that is suitable from the viewpoint of energy saving. In addition, since parts can be reduced, an inexpensive PDP drive device or a plasma display can be provided.
- the sustain electrode or the scan electrode is maintained at the ground potential.
- the difference between the sustain electrode driving unit and the scanning electrode driving unit does not include the sustaining pulse generating unit !, so that the area of the entire driving device is reduced and the flexibility of circuit design is increased.
- the above PDP driving device according to the present invention can be easily miniaturized.
- FIG. 1 is a block diagram showing a configuration of a plasma display according to Embodiment 1 of the present invention.
- FIG. 2 is a block diagram showing an equivalent circuit of a PDP 10 and a PDP driving device 30 according to the first embodiment of the present invention.
- FIG. 3A is an equivalent circuit diagram of a first sustaining pulse generating unit 2A according to the first embodiment of the present invention.
- FIG. 3B is an equivalent circuit diagram of another preferred first sustaining pulse generator 2A according to Embodiment 1 of the present invention.
- FIG. 4 is an equivalent circuit diagram of a second sustaining pulse generating unit 4B according to Embodiment 1 of the present invention.
- FIG. 5A In Embodiment 1 of the present invention, during the sustain period, potential changes of scan electrode Y, sustain electrode X, and address electrode ⁇ of PDP 10 and first sustain pulse generating unit 2A are applied. Waveforms showing ON periods of included switch elements Ql, Q2, Q3A, Q4A, Q3B, Q4B, Q7 and ON periods of switch elements Q5, Q6, Q3C, Q4C included in second sustaining pulse generator 4B.
- FIG. 5B In Embodiment 1 of the present invention, the potential change of the scanning electrode Y, the sustaining electrode X, and the address electrode of the PDP 10 and the first discharge sustaining pulse during another suitable discharge sustaining period. Waveforms showing the on-periods of switch elements Ql, Q2, Q3D, Q4D, and Q7 included in generator 2A and the on-periods of switch elements Q5, Q6, Q3C, and Q4C included in second sustaining pulse generator 4B.
- FIG. 1 the potential change of the scanning electrode Y, the sustaining electrode X, and the address electrode of the PDP 10 and the first discharge sustaining pulse during another suitable discharge sustaining period.
- FIG. 6 is a block diagram showing an equivalent circuit of a PDP 10 and a PDP driving device 30 according to Embodiment 2 of the present invention.
- FIG. 7 is an equivalent circuit diagram of a scan electrode driver 2 according to Embodiment 2 of the present invention.
- FIG. 8 is an equivalent circuit diagram of an address electrode driving unit 4 according to Embodiment 2 of the present invention.
- FIG. 9 is a waveform chart showing the ON periods of the switch elements Q5, Q6, QS3, Q8, QA1, and QA2.
- FIG. 10 is a block diagram showing an equivalent circuit of a PDP 10 and a PDP driving device 30 according to Embodiment 3 of the present invention.
- FIG. 11A In Embodiment 3 of the present invention, potential changes of scan electrode Y, sustain electrode X, and address electrode ⁇ of PDP 10 during discharge sustain period, and are included in first discharge sustain pulse generating section 2A Waveform diagram showing ON periods of switch elements Ql, Q2, Q3A, Q4A, Q3B, Q4B, Q7 and ON periods of switch elements Q5, Q6, Q3C, Q4C included in second sustaining pulse generating section 4B. It is.
- FIG. 11B In Embodiment 3 of the present invention, the potential change of the scanning electrode Y, the sustaining electrode X, and the address electrode ⁇ of the PDP 10 and the first discharge sustaining pulse during another suitable discharge sustaining period. Waveforms showing the on-periods of switch elements Ql, Q2, Q3D, Q4D, and Q7 included in generator 2A and the on-periods of switch elements Q5, Q6, Q3C, and Q4C included in second sustaining pulse generator 4B.
- FIG. 12 is a block diagram showing an equivalent circuit of a PDP 10 and a PDP driving device 30 according to Embodiment 4 of the present invention.
- FIG. 13 is an equivalent circuit diagram of an address electrode driving unit 4 according to Embodiment 4 of the present invention.
- FIG. 15 is a diagram showing an equivalent circuit of a scan electrode drive unit 110, a sustain electrode drive unit 120, an address electrode drive unit 130, and a PDP 200 during a sustain period in a conventional PDP drive device.
- FIG. 16 is a waveform chart showing potential changes of scan electrode Y, sustain electrode X, and address electrode ⁇ ⁇ during a sustain period in a conventional PDP driving device.
- IP DC voltage source 1 positive potential terminal
- a PDP driving device that drives while maintaining the potential of a sustain electrode (or a scan electrode) at a constant value during a discharge sustain period will be described. Discharge By fixing the potential of the sustain electrode (or the scan electrode) to a constant value during the sustain period, a circuit for driving the sustain electrode (or the scan electrode) during the discharge sustain period can be omitted. Compactness and power saving can be achieved.
- FIG. 1 is a block diagram showing a configuration of a plasma display according to Embodiment 1 of the present invention.
- the plasma display includes a PDP 10, a power factor correction converter (PFC) 20, a PDP driving device 30, and a control unit 40.
- the PDP 10 is, for example, an AC type and has a three-electrode surface discharge type structure.
- address electrodes Al, A2, A3,... are arranged in the vertical direction of the panel.
- sustain electrodes XI, X2, X3, ... and scan electrodes Yl, # 2, # 3, ... are arranged alternately and in the horizontal direction of the panel.
- the sustain electrodes XI, ⁇ 2, ⁇ 3,... Are connected to each other and have substantially the same potential.
- Discharge cells are installed at the intersections of pairs of sustain electrodes and scan electrodes (for example, pairs of sustain electrodes # 2 and scan electrodes # 2) and address electrodes (e.g., address electrodes # 2) that are adjacent to each other (for example, FIG. (See the shaded area ⁇ shown in 1)).
- a layer made of a dielectric (dielectric layer), a layer for protecting the electrode and the dielectric layer (protective layer), and a layer containing a phosphor (phosphor layer) are provided on the surface of the discharge cell.
- a layer made of a dielectric (dielectric layer), a layer for protecting the electrode and the dielectric layer (protective layer), and a layer containing a phosphor (phosphor layer) are provided on the surface of the discharge cell.
- Gas is sealed inside the discharge cell.
- the discharge cells When a predetermined pulse voltage is applied between the sustain electrodes, the scan electrodes, and the address electrodes, discharge occurs in the discharge cells. At that time, the gas molecules in the discharge cell are ionized and emit ultraviolet rays. The ultraviolet rays excite the phosphor on the surface of the discharge cell to generate fluorescence. Thus, the discharge cells emit light.
- PFC 20 is connected to an external commercial AC power supply AC.
- the PFC 20 receives AC power from a commercial AC power supply AC and converts the AC power into DC power.
- the switching operation of the PFC 20 further keeps the power factor substantially equal to 1 for the input of the AC power of the commercial AC power supply.
- the plasma display may have an AC-DC converter that does not perform power factor improvement.
- only a full-wave rectifier circuit or a voltage doubler rectifier circuit composed of a diode bridge and a capacitor may be provided.
- PDP drive device 30 includes a DC-DC converter 1, a scan electrode drive unit 2, and a sustain electrode drive unit.
- 0-0 converter 0 is 1 ⁇ 20 output voltage Is converted into a positive DC voltage + Vs and a negative DC voltage -Vs, and the two output terminals 1P and 1N are maintained at a positive potential + Vs and a negative potential -Vs, respectively.
- the magnitudes Vs of the two positive and negative DC voltages are preferably equal.
- those output terminals are referred to as a positive potential terminal 1P and a negative potential terminal 1N.
- Each of scan electrode driver 2, sustain electrode driver 3, and address electrode driver 4 includes switch elements, and generates a pulse voltage by switching these switch elements.
- the input terminal of scan electrode driver 2 is connected to positive potential terminal 1P and negative potential terminal 1N of DC-DC converter 1.
- the output terminals of the scan electrode drive unit 2 are individually connected to the scan electrodes Yl, # 2, # 3,... Of the PDP 10.
- the scanning electrode drive unit 2 individually controls the potentials of the scanning electrodes Yl, # 2, # 3, ....
- Sustain electrode drive unit 3 is connected to sustain electrodes XI, # 2, # 3, ... of DP10.
- Sustain electrode drive unit 3 uniformly controls the potentials of sustain electrodes XI, # 2, # 3, ....
- the address electrode driver 4 is individually connected to each of the address electrodes Al, # 2, A3,... Of the PDP 10.
- the address electrode drive unit 4 individually controls each potential of the address electrodes Al, # 2, A3,.
- the control unit 40 controls the switching of the scanning electrode driving unit 2, the sustain electrode driving unit 3, and the address electrode driving unit 4, respectively.
- the switching control follows the ADS (Address Display-period Separation) method.
- the ADS method is a type of subfield method.
- one field of an image is divided into a plurality of subfields.
- Each subfield includes an initialization period, an address period, and a sustaining period.
- the above three periods are commonly set for all the discharge cells of the PDP 20.
- the reset pulse voltage is applied between the sustain electrodes XI, X2, X3,... Of the PDP 10 and the scan electrodes Yl, # 2, # 3,. Thereby, wall charges are made uniform in all the discharge cells.
- the scan pulse voltage is sequentially applied to the scan electrodes Yl, # 2, # 3,.
- An address pulse voltage is applied to some of the address electrodes Al, # 2, A3,...
- an address electrode to which an address pulse voltage is to be applied is selected based on a video signal input from the outside.
- a sustain pulse voltage is simultaneously and periodically applied between sustain electrodes XI, X2, X3,... And scan electrodes Yl, # 2, # 3,.
- the sustaining pulse voltage is lower than the firing voltage.
- the wall voltage is added to the sustaining pulse voltage, so that the voltage between the sustaining electrode and the scanning electrode exceeds the discharge starting voltage. Therefore, the discharge by the gas continues, and light emission occurs. Since the length of the discharge maintaining period differs for each subfield, the light emission time per field of the discharge cell, that is, the luminance of the discharge cell is adjusted by selecting the subfield to emit light.
- the control unit 40 determines the address electrode to which the address pulse voltage is applied and the subfield based on the video signal. As a result, an image corresponding to the image signal is reproduced on the PDP 10.
- FIG. 2 is a block diagram showing an equivalent circuit of PDP 10 and PDP driving device 30 according to Embodiment 1 of the present invention.
- the equivalent circuit of PDP 10 is expressed only by panel capacitance, that is, stray capacitances CXY, CXA, and CYA between sustain electrode X, scan electrode ⁇ , and address electrode ⁇ .
- the current flowing through the PDP 10 at the time of discharge in the discharge cell, that is, the path of the discharge current is omitted.
- the sustain electrode driving unit 3 does not include the sustaining pulse generating unit, and instead, the address electrode driving unit 4 uses the sustaining pulse. Includes generator.
- the PDP driving device 30 has a feature in the operation during the discharge maintaining period.
- the configuration and operation related to the operation in the discharge sustaining period will be mainly described.
- the DC-DC converter 1 is equivalent to a series connection of two DC voltage sources.
- the voltage of both DC voltage sources is Vs.
- the connection point of the two DC voltage sources is grounded. Thereby, the positive potential terminal 1P and the negative potential terminal 1N are maintained at the positive potential + Vs and the negative potential Vs, respectively.
- Scan electrode driving section 2 is connected to first sustaining pulse generating section 2 A and first initialization Z scan pulse. It has a loose generation part 2B.
- FIG. 3A is an equivalent circuit diagram of the first sustaining pulse generator 2A.
- the first sustaining pulse generating section 2A includes a first high side sustaining switch element Ql, a first low side sustaining switch element Q2, a bidirectional switch section Q7, and a power recovery section 6.
- the two sustain switch elements Ql and Q2 are, for example, MOSFETs.
- an IGBT or a bipolar transistor may be used.
- the description is made on the assumption that the switch element is a MOSFET, so the gate, drain, and source are used as the switch element terminals.However, in the case of IGBT, the corresponding terminal names are base, collector, and emitter. Needless to say.
- the drain of the first high-side sustain switch element Q1 is connected to the positive potential terminal 1P.
- the source of the first high side sustain switch element Q1 is connected to the drain of the first low side sustain switch element Q2.
- the source of the first low-side sustain switch element Q2 is connected to the negative potential terminal 1N.
- a connection point J1 between the first high-side sustain switch element Q1 and the first low-side sustain switch element Q2 is connected to the output terminal 2C of the first sustaining pulse generator 2A.
- the bidirectional switch section Q7 is a series connection of two switch elements, and the sources of the switch elements are connected to each other. Alternatively, the drains of the switch elements are connected to each other. As a result, when the two switch elements are both turned off, no current flows in either direction. The ON / OFF state of the two switch elements is always controlled equally.
- the bidirectional switch section Q7 is connected between the output terminal 2C and the ground terminal.
- the power recovery unit 6 includes two similar power recovery circuits 6A and 6B.
- the first power recovery circuit 6A is composed of the first recovery capacitor CA, the first high-side diode D1A, the first low-side diode D2A, the first high-side recovery switch element Q3A, and the first low-side recovery switch element. Includes Q4A and first recovery inductor LA.
- the capacity of the first collection capacitor CA is much larger than the panel capacity CXY, CXA and CYA of PDP10.
- the high potential terminal J3A of the first recovery capacitor CA is maintained at a potential substantially equal to the potential of the positive potential terminal 1P + half of Vs + VsZ2.
- the low potential terminal of the first recovery capacitor CA is grounded, and the high potential terminal J3A is connected to the anode of the first high side diode D1A.
- the power source of the first high-side diode Dl A is connected to the drain of the first high-side recovery switch element Q3A.
- the source of the first high-side recovery switch element Q3A is connected to the drain of the first low-side recovery switch element Q4A.
- the source of the first low-side recovery switch element Q4A is connected to the anode of the first low-side diode D2A.
- the power source of the first low-side diode D2A is connected to the high potential terminal J3A of the first recovery capacitor CA.
- a connection point J2A between the first high-side recovery switch element Q3A and the first low-side recovery switch element Q4A is connected to one end of the first recovery inductor LA.
- the other end of the first recovery inductor LA is connected to the output terminal 2C of the first sustaining pulse generator 2A.
- the second power recovery circuit 6B includes a second recovery capacitor CB, a second high-side diode D1B, a second low-side diode D2B, a second high-side recovery switch element Q3B, Includes low-side recovery switch element Q4B and second recovery inductor LB.
- the characteristics of these components and their interconnection are substantially the same as those of the first power recovery circuit 6A.
- the polarity of the second recovery capacitor CB is opposite to that of the first recovery capacitor CA. That is, the high potential terminal of the second recovery capacitor CB is grounded, and the low potential terminal J3B is connected to the second high side diode D1B and the second low side diode D2B. Further, the low potential terminal J3B of the second recovery capacitor CB is maintained at a potential substantially equal to the half value VsZ2 of the potential Vs of the negative potential terminal 1N.
- the first initialization Z scan pulse generator 2B simply shorts the output terminal 2C of the first discharge sustain pulse generator 2A and the scan electrode Y during the sustain period (see FIG. 2). ).
- the first initializing Z scan pulse generator 2B may operate in the same manner as the conventional one, for example. Therefore, the details of the first initialization Z scan pulse generator 2B are omitted.
- Sustain electrode drive unit 3 includes a second initialization Z scan pulse generation unit 3A and ground switch 3B (see FIG. 2).
- the second initialization Z scan pulse generator 3A is connected to the ground switch 3B during the sustain period. Simply short-circuit with the sustain electrode x. On the other hand, in the initializing Z address period, the second initializing Z scan pulse generator 3A may operate, for example, in the same manner as the conventional one. Therefore, the details of the second initialization Z scan pulse generator 3A are omitted.
- the ground switch 3B turns on during the sustain period, and grounds the sustain electrode X.
- the ground potential is 0 V, and preferably, a chassis (not shown) of the PDP 10 is used as a ground conductor.
- the address electrode driving section 4 includes an address power supply 4A, a second sustaining pulse generating section 4B, and an address pulse generating section 4C (see FIG. 2).
- the address power supply 4A is a negative DC voltage source, that is, the high potential terminal 4G is grounded, and the low potential terminal 4N is maintained at a constant negative potential-Va.
- the output voltage Va of the address power supply 4A is preferably equal to or less than the output voltage Vs of the DC-DC converter 1: Va ⁇ Vs.
- FIG. 4 is an equivalent circuit diagram of the second sustaining pulse generator 4B.
- the second sustaining pulse generator 4B includes a second high side sustaining switch element Q5, a second low side sustaining switch element Q6, and a third power recovery circuit 6C.
- the drain of the second high side sustain switch element Q5 is connected to the high potential terminal 4G.
- the source of the second high side sustain switch Q5 is connected to the drain of the second low side sustain switch Q6.
- the source of the second low-side sustain switch element Q6 is connected to the low potential terminal 4N.
- a connection point J4 between the second high-side sustain switch element Q5 and the second low-side sustain switch element Q6 is connected to the output terminal 4D of the second sustaining pulse generator 4B.
- the third power recovery circuit 6C includes a third recovery capacitor CC, a third high-side diode D1C, a third low-side diode D2C, a third high-side recovery switch element Q3C, Low-side recovery switch element Q4C, and a third recovery inductor LC.
- the address pulse generator 4C simply short-circuits the output terminal 4D of the second sustaining pulse generator 4B and the address electrode A during the sustain period (see FIG. 2). Meanwhile, initialization During the Z address period, the address pulse generator 4C may operate, for example, in the same manner as the conventional one. Therefore, the details of the address pulse generator 4C are omitted.
- the first sustaining pulse generator 2A alternately applies the first positive pulse voltage and the first negative pulse voltage to the scan electrode Y as follows.
- sustain electrode X is grounded through ground switch 3B (see FIG. 2). At that time, since the discharge continues in the discharge cells in which the wall charges are stored during the address period, light emission occurs.
- a second pulse voltage of negative polarity is applied to the address electrode A in synchronization with the first negative pulse voltage as described below. That is, when scan electrode Y is maintained at negative potential Vs, voltage Vs-Va between address electrode A and scan electrode Y is lower than voltage Vs between sustain electrode X and scan electrode Y. As a result, no discharge occurs between the address electrode A and the other electrodes X and Y throughout the discharge maintenance period.
- FIG. 5A shows potential changes of scan electrode Y, sustain electrode X, and address electrode ⁇ of PDP 10 during a sustain period, and switch element Ql included in first sustaining pulse generating section 2A.
- FIG. 9 is a waveform diagram showing the ON periods of Q2, Q3A, Q4A, Q3B, Q4B, and Q7, and the ON periods of the switch elements Q5, Q6, Q3C, and Q4C included in the second sustaining pulse generator 4B.
- the ON period of each switch element is indicated by a hatched portion.
- the first initialization Z scan pulse generator 2B short-circuits the output terminal 2C of the first sustain pulse generator 2A and the scan electrode Y
- the address pulse generator 4 C short-circuits the output terminal 4D of the second sustaining pulse generator 4B and the address electrode A (see FIG. 2). Further, sustain electrode driving section 3 maintains sustain electrode X at the ground potential.
- modes II to IV correspond to the application period of the first positive pulse voltage
- modes VI to VIII correspond to the application period of the first negative pulse voltage and the second pulse voltage.
- the scanning electrode Y is maintained at the ground potential ( ⁇ 0).
- the second high side sustaining switch element Q5 is The on state is maintained, and the remaining switch elements Q6 and Q4C are maintained in the off state (see Fig. 4). Thereby, the address electrode A is maintained at the ground potential.
- the switching elements Q3B and Q3C are turned off. The switching element Q3B may be turned off during the mode I, and the switching element Q3C may be turned off during the period from the mode I to the mode V. .
- the bidirectional switch Q7 is turned off, and the first high-side recovery switch element Q3A is turned on.
- the path of the ground terminal ⁇ the first recovery capacitor CA ⁇ the first high-side diode D1A ⁇ the first high-side recovery switch element Q3A ⁇ the first recovery inductor LA ⁇ the output terminal 2C conducts (the arrow indicates Indicates the direction of the current, see Fig. 3A).
- the path of the output terminal 2C ⁇ the panel capacitance C XY between the sustain electrode X and the scanning electrode Y ⁇ the ground switch 3B ⁇ the ground terminal is conducted (the arrow indicates the direction of the current; see FIG. 2).
- the second sustaining pulse generator 4B the second high-side sustain switch element Q5 is maintained in the on state, and the remaining switch elements Q6 and Q4C are maintained in the off state (see FIG. 4). .
- the output terminal 2C of the first sustaining pulse generator 2A ⁇ the panel capacitance CYA between the scanning electrode Y and the address electrode A ⁇ the output terminal 4D of the second sustaining pulse generator 4B ⁇ the second high side
- the path from the sustain switch element Q5 to the high-potential terminal 4A of the address power supply 4A and the ground terminal conducts (the arrows indicate the direction of the current; see Figs. 2 and 4).
- the first high-side diode DLA when the resonance current attenuates to substantially zero, the first high-side diode DLA turns off. Further, the potential of the scan electrode Y reaches the potential of the positive potential terminal IP of the DC-DC converter 1 + Vs (that is, the upper limit of the sustaining pulse voltage). At that time, the first high-side sustain switch element Q1 turns on (see FIG. 3A). As a result, the potential of the scan electrode Y is maintained at the upper limit of the sustaining pulse voltage + Vs. In addition In FIG. 5A, the first high-side recovery switch element Q3A is turned off during the mode III, and is turned off from the on state during the mode III.
- the second high-side sustain switch element Q5 is maintained in the on state, and the remaining switch elements Q6 and Q4C are maintained in the off state (see FIG. 4). .
- the address electrode A is maintained at the ground potential (O).
- charges corresponding to the voltage + Vs between both electrodes are accumulated in the panel capacitance CYA between the scanning electrode Y and the address electrode A. That is, in the discharge cells of the PDP 10, positive wall charges are accumulated particularly on the address electrode A side.
- the first high side sustain switch element Q1 is turned off, and the first The low-side recovery switch element Q4A turns on.
- the path of the ground terminal first recovery capacitor CA first low-side diode D2A first low-side recovery switch element Q4A ⁇ first recovery inductor LA ⁇ output terminal 2C conducts (arrows indicate the direction of current flow).
- the panel capacitance CXY ⁇ ground switch 3B between the output terminal 2C sustain electrode X and the scan electrode Y conducts the path of the ground terminal (the arrow indicates the direction of the current; see Fig.
- the second sustaining pulse generating section 4B the second high-side maintaining switch element Q5 is maintained in the on state, and the remaining switch elements Q6 and Q4C are maintained in the off state (see FIG. 4).
- the output terminal 2C of the first sustaining pulse generating unit 2A, the panel capacitance C between the scanning electrode Y and the address electrode A CYA, the output terminal of the second sustaining pulse generating unit 4B 4D, the second high side sustaining switch Element Q5 High-potential terminal of the address power supply 4A 4G ⁇
- the path of the ground terminal conducts (the arrows indicate the direction of the current; see Figs. 2 and 4).
- the first low-side diode D2A turns off. Further, the potential of the scanning electrode Y reaches the ground potential (0). At that time, the bidirectional switch Q7 turns on (see FIG. 3A). As a result, the scanning electrode Y is maintained at the ground potential.
- the first low-side recovery switch element Q4A may be turned off from on during the mode V, in which the first low-side recovery switch element Q4A is off during the mode V.
- the second high-side sustain switch element Q5 is maintained in the on state, and the remaining switch elements Q6 and Q4C are maintained in the off state (see FIG. 4). . Thereby, the address electrode A is maintained at the ground potential.
- the bidirectional switch section Q7 is turned off, and the second low side recovery switch element Q4B is turned on.
- the ground terminal second recovery capacitor CB second low-side diode D2B second low-side recovery switch element Q4B second recovery inductor LB output terminal 2C panel capacitance between sustain electrode X and scan electrode Y CXY ground switch 3B The ground terminal loop conducts (the arrows indicate the direction of the current; see Figures 2 and 3).
- the series circuit of the second recovery inductor LB and the panel capacitance CXY between the sustain electrode X and the scan electrode Y receives the voltage ⁇ VsZ2 from the second recovery capacitor CB and resonates. Therefore, the potential of the scanning electrode Y drops smoothly.
- the second sustaining pulse generating section 4B the second high side sustaining switch element Q5 is turned off, and the third low side recovery switch element Q4C is turned on (see FIG. 4).
- Ground terminal loop conducts (arrows indicate current direction; see Figures 2 and 4)
- the second low-side diode D2B turns off. Further, the potential of the scan electrode Y reaches the potential of the negative potential terminal IN of the DC-DC converter 1—Vs (that is, the lower limit of the sustaining pulse voltage). At that time, the first low-side sustain switch element Q2 turns on (see FIG. 3A). Thus, the potential of the scan electrode Y is maintained at the lower limit Vs of the sustaining pulse voltage.
- the second low-side recovery switch element Q4B is turned off during the period of the mode VII! /, But only if it is turned off during the period of the mode VII !.
- the third low-side diode D2C turns off. Further, the potential of the address electrode A reaches the potential Va of the low potential terminal 4N of the address power supply 4A. At that time, the second low-side sustain switch element Q6 turns on (see FIG. 4). Thus, the potential of the address electrode A is maintained at the potential of the low potential terminal 4N—Va.
- the third low-side recovery switch element Q4C may be turned off during the mode VII in which the third low-side recovery switch element Q4C is off during the mode VII.
- the potential Va of the address electrode A is equal to or higher than the potential Vs of the scan electrode Y which is lower than the ground potential (0):-Vs ⁇ -Va ⁇ 0.
- the potential of the address electrode A—Va is the scanning electrode Y potential—close to Vs.
- the first low side sustaining switch element Q2 is turned off and the second high side recovery switch element Q3B is turned on.
- the loop between the panel capacitance CXY ⁇ ground switch 3B ⁇ ground terminal conducts (the arrows indicate the direction of the current; see Figures 2 and 3).
- the series circuit of the second recovery inductor LB and the panel capacitance CXY between the sustain electrode X and the scanning electrode Y receives the voltage ⁇ VsZ2 from the second recovery capacitor CB and resonates. Therefore, the potential of the scanning electrode Y rises smoothly.
- the second high-side diode D1B turns off, and the potential of the scan electrode Y reaches the ground potential (0).
- the scanning electrode Y is maintained at the ground potential by turning on the bidirectional switch section Q7, which is the same as mode I (see FIG. 3A).
- the voltage VaZ2 is applied from the third recovery capacitor CC to the series circuit of the panel capacitance CXA between the third recovery inductor LC and the sustain electrode X address electrode A, and resonates. Therefore, the potential of the address electrode A rises smoothly.
- the third high-side diode D1C turns off, and the potential of the address electrode A reaches the ground potential (0).
- the second high-side sustain switch element Q5 is turned on, and the address electrode A is maintained at the ground potential. (See Figure 3A).
- sustain electrode driving section 3 grounds sustain electrode X during the sustain period. That is, the potential of sustain electrode X is fixed at a constant value. This eliminates the need for sustain electrode driving section 3 to include a sustaining pulse generating section.
- the address electrode A is applied with a negative pulse applied completely in synchronization with the negative pulse of the scanning electrode Y.
- the potential of the address electrode A reaches the minimum value (-Va) before the potential of the scan electrode Y reaches the minimum value (_Vs), and the potential of the scan electrode Y reaches the maximum value (Vs). It may be controlled to reach the maximum value (0).
- scan electrode driver 2 grounds scan electrode Y, that is, fixes the potential of scan electrode Y to a constant value, and sets sustain electrode driver 3 May include the first discharge sustaining pulse generator 2A. In that case, scan electrode driving section 2 does not need to include a sustaining pulse generating section.
- the sustain electrode X (or scan electrode Y! / ⁇ ⁇ ) is grounded (fixed to a fixed value) during the sustain period, so that the sustain electrode drive unit 3 (or scan electrode drive unit 2) is grounded. Discharge at)
- the sustain pulse generator can be eliminated. As a result, only the discharge sustaining pulse generator can reduce the area of the entire driving device, and the flexibility in circuit design is increased. Therefore, the PDP driving device 30 according to the first embodiment of the present invention can be easily reduced in size.
- the address electrode as well as the sustain electrode are always maintained at the ground potential during the sustain period. Therefore, every time the scan electrode Y is maintained at a positive potential or a negative potential, a discharge current flows from the address electrode side, and there is a problem in power saving of the PDP. In addition, since wall charges substantially do not remain on the address electrode side, there is a problem in extending the life of the PDP as soon as the phosphor, which undergoes strong electron Z ion bombardment in the phosphor layer, is damaged. there were. On the other hand, according to the PDP driving device of the present embodiment, since the potential of the address electrode is not fixed to a constant potential but is changed according to the potential of the scanning electrode, the problem of Patent Document 1 described above cannot occur. This will be described below.
- the PDP driving device 30 has a negative polarity with respect to the address electrode A in synchronization with the application of the first negative pulse voltage to the scan electrode Y during the sustain period. Apply a second pulse voltage (see modes VI-VIII in Figure 5A).
- the voltage between address electrode A and scan electrode Y is lower than the voltage between sustain electrode X and scan electrode Y. Therefore, the erasure of the positive wall charges is suppressed on the address electrode A side. That is, the discharge current does not actually flow upstream of the address electrode A. Furthermore, the impact by electrons is reduced on the address electrode A side.
- the positive wall charges are constantly maintained on the address electrode A side throughout the discharge sustaining period. That is, substantially no discharge current flows to the address electrode A, and the electron Z ion bombardment on the address electrode A side is further reduced.
- the power consumption of the PDP 10 can be kept small and the life of the PDP 10 can be extended.
- the polarity of the wall charges accumulated on the address electrode A side is likely to be negative at the start of the discharge sustaining period, if the polarity of the second pulse voltage is set to be positive good. In that case, the second pulse voltage is applied to the address electrode A in synchronization with the application of the first positive pulse voltage to the scan electrode Y.
- the polarity of the wall charges accumulated on the address electrode A side is difficult to actually specify. Therefore, for example, by an experiment, the second pulse voltage having each of the positive and negative polarities is actually applied during the discharge sustain period, and the amount of the discharge current flowing through the address electrode A is compared. The discharge current amount is smaller! The polarity at the time may be determined as the polarity of the second pulse voltage.
- the second pulse voltage may have a smaller pulse width than the first positive Z negative pulse voltage.
- the pulse width of the second pulse voltage preferably corresponds to the duration of one discharge in the discharge cell. In that case, it is sufficient if the rising of the second pulse voltage is synchronized with the rising of the first positive Z negative pulse voltage.
- FIG. 3B shows an equivalent circuit diagram thereof.
- First sustaining pulse generating section 2A includes first high side sustaining switch element Ql, first low side sustaining switch element Q2, bidirectional switch section Q7, and power recovery section 6D.
- the circuit of the power recovery unit 6D includes a fourth recovery inductor LD, a fourth high-side diode D1D, a fourth low-side diode D2D, a fourth high-side recovery switch Q3D, and a fourth low-side recovery switch Q4D.
- the difference from the power recovery units 6A and 6B is that the recovery capacitor CA or CB is eliminated and the connection point J3D is directly grounded, and the connection configuration of the other units is the same.
- the operation during the sustaining period when using the power recovery unit as shown in FIG. 3B is as shown in FIG. 5B.
- the bidirectional switch section Q7 is turned off, and the fourth high side recovery switch element Q3D is turned on.
- the path from the ground terminal to the fourth diode, the diode D 1 D ⁇ the fourth high-side recovery switch element Q3D ⁇ the fourth recovery inductor LD ⁇ the output terminal 2C conducts (the arrow indicates the current direction). (See Figure 3B).
- the path from the output terminal 2C to the panel capacitance CXY between the sustain electrode X and the scanning electrode Y ⁇ the ground switch 3B ⁇ the ground terminal is conducted (the arrow indicates the direction of the current; see Fig. 2).
- the fourth A series circuit with the panel capacitance CXY between the recovery inductor LD and sustain electrode X scan electrode Y resonates. Therefore, the potential of the scanning electrode Y rises smoothly.
- the second sustaining pulse generator 4B the second low side sustaining switch element Q6 is turned off, and the third high side recovery switching element Q3C is turned on (see FIG. 4).
- the ground terminal Ground switch 3B Sustain electrode X Panel electrode capacitance between address electrodes A CXA Output terminal of second sustaining pulse generator 4B 4D
- Third recovery inductor LC Third highside recovery switch element Q4C
- the high-side diode D 1 C The third recovery capacitor CC ⁇
- the ground terminal loop conducts (arrows indicate current direction; see Figs. 2 and 4).
- the voltage VaZ2 is applied from the third recovery capacitor CC to the series circuit of the panel capacitance CXA between the third recovery inductor LC and the sustain electrode X address electrode A, and resonates. Therefore, the potential of the address electrode A rises smoothly.
- the fourth high-side diode DID turns off. Further, the potential of the scan electrode Y reaches the potential of the positive potential terminal IP of the DC-DC converter 1 + Vs (that is, the upper limit of the sustaining pulse voltage). At that time, the first high-side sustain switch element Q1 turns on (see FIG. 3B). As a result, the potential of the scan electrode Y is maintained at the upper limit of the sustaining pulse voltage + Vs.
- the fourth high-side recovery switch element Q3D is turned off during the mode II, and may be turned off from the on state during the mode II.
- the second high-side sustain switch element Q5 is maintained in the on state, and the switch elements Q6 and Q4C are maintained in the off state (see FIG. 4). Thereby, the address electrode A is maintained at the ground potential (0).
- the third high-side recovery switch element Q3C is off during the mode II period. Turn it off from on during the period! ,.
- the first discharge sustaining pulse generator 2A the first high side sustaining switch element Q1 is turned off, and the fourth low side recovery switch element Q4D is turned on.
- the path of the ground terminal, the fourth low-side diode D2D, the fourth low-side recovery switch element Q4D, the fourth recovery inductor LD, and the path of the output terminal 2C are conducted (the arrow indicates the direction of the current; see FIG. 3B).
- the path between the output terminal 2C, the panel capacitance between the sustaining electrode X and the scanning electrode Y, and the path between the CXY, the grounding switch 3B, and the grounding terminal are conducted (the arrows indicate the direction of the current; see Fig. 2).
- the series circuit of the fourth recovery inductor LD and the panel capacitance CXY between the sustain electrode X and the scan electrode Y resonates. Therefore, the potential of the scanning electrode Y drops smoothly.
- the second sustaining pulse generator 4B the second high-side sustaining switch element Q5 is turned off, and the third low-side recovery switch element Q4C is turned on (see FIG. 4).
- the voltage VaZ2 is applied from the third recovery capacitor CC to the series circuit of the panel capacitance CXA between the third recovery inductor LC and the sustain electrode X address electrode A, and resonates. Therefore, the potential of the address electrode A drops smoothly.
- the fourth low-side diode D2D turns off. Further, the potential of scan electrode Y reaches potential Vs of negative potential terminal 1N of DC-DC converter 1 (that is, the lower limit of the sustaining pulse voltage). At that time, the first low-side sustain switch element Q2 is turned on (see FIG. 3B). Thus, the potential of the scan electrode Y is maintained at the lower limit Vs of the sustaining pulse voltage. In FIG. 5B, the fourth low-side recovery switch element Q4D is turned off during the mode IV, but may be turned off during the mode IV !.
- the third low-side diode D2C turns off. Further, the potential of the address electrode A reaches the potential Va of the low potential terminal 4N of the address power supply 4A. At that time, the second low-side sustain switch element Q6 turns on (see FIG. 4). Thus, the potential of the address electrode A is maintained at the potential of the low potential terminal 4N—Va.
- the third low-side recovery switch element Q4C is turned off during the mode IV period! /, But may be turned off during the mode IV period.
- the configuration and operation of the PDP driving device that drives the sustain electrode (or the scan electrode) at a fixed potential only during the discharge sustain period have been described.
- the configuration and operation of a PDP drive device that drives the sustain electrode (or the scan electrode) at a fixed value during the initialization period and the address period in addition to the discharge sustain period will be described.
- the circuit for driving the sustain electrodes (or the scan electrodes) can be omitted completely, so that the size of the PDP driving device can be further reduced.
- the plasma display according to the second embodiment of the present invention has the same configuration as the plasma display according to the first embodiment (see FIG. 1). Therefore, the description of the configuration is referred to the description of the first embodiment and FIG.
- FIG. 6 is a block diagram showing an equivalent circuit of PDP 10 and PDP driving device 30 according to Embodiment 2 of the present invention. 2 and 6, the same reference numerals are given to the same components.
- the sustain electrode driving unit 3 includes a second initialization pulse generation unit 4E instead of the modified Z scan pulse generation unit.
- sustain electrode driving section 3 does not include a substantial circuit, but is merely a connection section between sustain electrode X and the ground terminal. That is, sustain electrode X is always maintained at the ground potential ( ⁇ 0).
- FIG. 7 is an equivalent circuit diagram of scan electrode driving section 2.
- Scan electrode driving section 2 has first sustaining pulse generation section 2A and first initialization Z scan pulse generation section 2B.
- the configuration of the first sustaining pulse generator 2A is the same as the configuration of the first sustaining pulse generator 2A according to the first embodiment (see FIG. 3A or 3B). Therefore, the same reference numerals are given to the same components in FIGS. 3A, 3B, and 7. Further, for the description of the similar components, the description of the first embodiment is cited.
- the circuit configuration of the power recovery unit 6 is the same as the circuit configuration of the power recovery unit 6 according to the first embodiment (see FIG. 3A or 3B). Therefore, in FIG. 7, illustration of an equivalent circuit of the power recovery unit 6 is omitted. Further, for the description of the equivalent circuit, the description of Embodiment 1 and FIG. 3A or FIG. 3B are cited.
- the Z scan pulse generator 2B includes three constant voltage sources El, E2, and E3; two ramp waveform generators QR1 and QR2; two separate switch elements QS1 and QS2; a bypass switch element.
- the three constant voltage sources El, E2, and E3 respectively maintain the voltage between the positive electrode and the negative electrode at constant values VI, V2, and V3 based on, for example, the DC voltage applied from the DC-DC converter 1. .
- the voltage VI of the first constant voltage source E1 is the upper limit of the initialization pulse voltage and the potential of the positive potential terminal 1P
- the lower limit of the initialization pulse voltage is equal to the lower limit of the scan pulse voltage.
- the two ramp waveform generators QR1 and QR2 each include, for example, an NMOS. That NM
- the gate and the drain of the OS are connected by a circuit including at least a capacitor.
- Ramp waveform When the generators QR1 and QR2 are turned on, the voltage between the drain and source of each waveform generator changes to zero at a substantially constant speed.
- Each of the scan switch units 2D includes a series connection of a high-side scan switch element QY1 and a low-side scan switch element QY2.
- the source of the high-side scan switch element QY1 is connected to the drain of the low-side scan switch element QY2.
- the connection point J5 is further connected to the corresponding scanning electrode.
- the two separation switch elements QS1 and QS2 are connected in series between the output terminal 2C of the first sustaining pulse generator 2A and the source of the low-side scan switch element QY2.
- the drains are connected between the two isolation switch elements QS1 and QS2.
- the source of the first separation switch element QS1 is connected to the output terminal 2C of the first sustaining pulse generation unit 2A
- the source of the second separation switch element QS2 is connected to the source of the low-side scanning switch element QY2. Is done.
- the two separation switch elements QS1 and QS2 and the low-side scan switch element QY2 are turned on, and the output terminal 2C of the first sustain pulse generator 2A and the scan electrode Y are short-circuited. (See the description of Embodiment 1 above).
- the discharge current of the PDP 10 and the charge / discharge current of the panel capacitance flow through the switch elements QS1, QS2, and QY2. Therefore, the two isolation switch elements QS1, QS2 preferably have a large current capacity.
- each of the separation switch elements QS1 and QS2 may be a parallel connection of a plurality of switch elements.
- the negative electrode of the first constant voltage source E1 is connected to the source of the first separation switch element QS1, and the positive electrode is connected to the drain of the high-side ramp waveform generation section QR1.
- the source of the high side ramp waveform generator QR1 is connected to the drain of the first isolation switch element QS1. That is, the series connection of the first constant voltage source E1 and the high-side ramp waveform generation section QR1 is connected in parallel with the first separation switch element QS1.
- the positive electrode of the second constant voltage source E2 is grounded, and the negative electrode is connected to the respective sources of the low side ramp waveform generator QR2 and the bypass switch element QB.
- Low side ramp waveform The respective drains of the generating section QR2 and the bino switch element QB are connected to the source of the low side scan switch element QY2. That is, the low-side ramp waveform generator QR2 and the bypass switch element QB are connected in parallel and with the same polarity between the source of the low-side scan switch element QY2 and the negative electrode of the second constant voltage source E2.
- the bypass switch element QB may not be provided.
- the positive electrode of the third constant voltage source E3 is connected to the drain of the high-side scan switch element QY1, and the negative electrode is connected to the source of the low-side scan switch element QY2.
- the initialization Z scan pulse generator 2B may be a circuit other than the circuit configuration described above.
- the invention of the present application is not limited to the above-described circuit configuration of the initialization Z scan pulse generation unit 2B as long as the circuit configuration can apply a voltage capable of performing initialization and scanning necessary for the PDP 10 to the scan electrode.
- FIG. 8 is an equivalent circuit diagram of the address electrode driving section 4.
- the address electrode driver 4 includes a second sustaining pulse generator 4B and an address pulse generator.
- Configuration of the second sustaining pulse generating section 4B is the same as that of the second discharge maintaining pulse generating section 4B according to Embodiment 1 above (see FIG. 4). Therefore, the same reference numerals are given to the same components in FIG. 4 and FIG. Further, for the description of those similar components, the description of the first embodiment is cited.
- the configuration of the third power recovery circuit 6C is the same as the configuration of the third power recovery circuit 6C according to the first embodiment (see FIG. 4). Accordingly, in FIG. 8, illustration of an equivalent circuit of the third power recovery circuit 6C is omitted. Further, for the description of the equivalent circuit, the description of Embodiment 1 described above and FIG. 4 are cited.
- the second initialization pulse generating section 4E includes a fourth constant voltage source E4, a third separation switch element QS3 which is a high side switch element, and a low side switch element Q8.
- the address pulse generator 4C includes a fifth constant voltage source E5 and an address switch 4F.
- the two constant voltage sources E4 and E5 respectively maintain the voltage between the positive electrode and the negative electrode at constant values V4 and V5 based on the DC voltage applied from the DC-DC converter 1, for example.
- the voltage V4 of the fourth constant voltage source E4 may be higher or lower than the output voltage Va of the address power supply 4A (see FIG. 6).
- FIG. 8 illustrates a case where the voltage V4 of the fourth constant voltage source E4 is higher than the output voltage Va of the address power supply 4A: V4> Va.
- the voltage V5 of the fifth constant voltage source E5 is in particular lower than the voltage V4 of the fourth constant voltage source E4: V5 minus V4. Thus, the upper limit of the address pulse voltage is negative.
- the third separation switch element QS3 and the low-side switch element Q8 are, for example, MOSFETs.
- IGBT IGBT
- bipolar transistor
- Each of the address switch sections 4F includes a series connection of a high-side address switch element QA1 and a low-side address switch element QA2.
- the two address switch elements QA1 and QA2 are, for example, MOSFETs. Other IGB
- It may be a T or bipolar transistor.
- the source of the high side address switch element QA1 is connected to the drain of the low side address switch element QA2.
- the connection point J6 is further connected to the corresponding address electrode A.
- the positive electrode of the fifth constant voltage source E5 is connected to the drain of the high side address switch element QA1, and the negative electrode is connected to the source of the low side address switch element QA2.
- the source of the third isolation switch element QS3 is The source of the low-side address switch element QA2 is connected, and the drain is connected to the output terminal 4D of the second sustaining pulse generator 4B.
- the third separation switch element QS3 and the mouth-side address switch element QA2 are turned on, and the second sustaining pulse generator 4B outputs.
- the input terminal 4D and the address electrode A are short-circuited (see the description of the first embodiment).
- the positive electrode of the fourth constant voltage source E4 is grounded, and the negative electrode is connected to the source of the low-side switch element Q8.
- the drain of the low-side switch element Q8 is connected to the source of the third isolation switch element QS3.
- the third separation switch element QS3 and the low-side switch element Q8 are connected in series with opposite polarities to each other to form a bidirectional switch.
- the bidirectional switch is connected between the negative electrode of the fourth constant voltage source E4 and the source of the low side address switch element QA2 (not shown).
- FIG. 9 shows the scan electrode Y, the sustain electrode X, and the address electrode of the PDP 10 in the initialization period, the address period, and the discharge sustain period in the second embodiment of the present invention.
- Q6, QS3, Q8, QA1, and QA2 are waveform diagrams showing ON periods. In FIG. 9, the ON period of each switch element is indicated by a hatched portion.
- V4> Va the voltage V4 of the fourth constant voltage source E4 is lower than the output voltage Va of the address power supply 4A (V4 minus Va)
- the on-period of the third isolation switch element QS3 turns on the low-side switch element Q8 shown in FIG. Matches period.
- sustain electrode X is always maintained at the ground potential ((0).
- the potentials of the scan electrode Y and the address electrode A change by the application of the initialization pulse voltage.
- the initialization period is divided into the following six modes I to VI. [0182] ⁇ Mode I>
- the two separation switch elements QS1, QS2, the bidirectional switch unit Q7, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state (see FIG. 7). .
- the scanning electrode Y is maintained at the ground potential ( ⁇ 0).
- the address electrode driving section 4 the second high side sustain switch element Q5, the third separation switch element QS3, and the low side address switch element QA2 are maintained in the ON state. The remaining switch elements are kept off (see Fig. 8). As a result, the address electrode A is maintained at the ground potential.
- the first switch device Q1 is turned on, and the bidirectional switch unit Q7 is turned off. At that time, the two separation switch elements QS1 and QS2 and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state. As a result, the potential of the scanning electrode Y rises to the potential of the positive potential terminal 1P + Vs
- the mode I state is maintained in the address electrode driving section 4. As a result, the address electrode A is maintained at the ground potential (0).
- the first separation switch element QS1 is turned off, and the high side ramp waveform generator QR1 is turned on.
- the first high-side sustain switch element Ql, the second separation switch element QS2, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the positive potential terminal 1P + Vs also increases to the upper limit Vs + Vl of the initialization pulse voltage.
- the mode I state is maintained.
- the address electrode A is maintained at the ground potential (0).
- the first separation switch element QS1 is turned on, and the high side ramp waveform generator QR1 is turned off.
- the first high-side sustain switch element Ql, the second separation switch element QS2, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the scan electrode Y decreases to the potential of the positive potential terminal 1P + Vs.
- the mode I state is maintained.
- the address electrode A is maintained at the ground potential (0).
- the second high side sustain switch element Q5 and the third separation switch element QS3 are turned off, and the low side switch element Q8 is turned on.
- the low-side address switch element QA2 is maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the address electrode A falls to the lower limit V4 of the address pulse voltage.
- the lower limit V4 of the address pulse voltage is set so that no discharge occurs between the address electrode A and the other electrodes.
- the first high side sustain switch element Q1 and the second separation switch element QS2 are turned off, and the low side ramp waveform generation section QR2 is turned on.
- the first separation switch element QS1 and the low-side scan switch element QY2 are maintained in the ON state, and the remaining switch elements are maintained in the OFF state.
- the potential of the positive potential terminal 1P + Vs force also falls to the lower limit of the initialization pulse voltage—V2.
- the mode of the mode V is maintained in the address electrode driver 4. As a result, the address electrode A It is kept at the lower limit V4 of the address pulse voltage.
- low side ramp waveform generating section QR2 is turned off, and no-pass switch element QB is turned on.
- the source (or emitter) of the low-side scan switch element QY2 is maintained at the lower limit of the scan pulse voltage—V2.
- the bidirectional switch section Q7 turns on.
- the first separation switch element QS1 is maintained in the ON state.
- the low-side switch element Q8 is maintained in the on state, and the third separation switch element QS3 is maintained in the off state.
- the source (or emitter) of the low-side address switch element QA2 is maintained at the lower limit of the address pulse voltage—V4.
- the scan electrode driver 2 keeps the high side scan switch element QY1 in the ON state for all the scan electrodes Yl, # 2, # 3, ... (see Fig. 1), and sets the low side scan switch.
- Device QY2 is kept off.
- the potentials of all the scanning electrodes ⁇ ⁇ are uniformly maintained at the upper limit V3 ⁇ V2 of the scanning pulse voltage.
- scan electrode driver 2 sequentially changes the potentials of scan electrodes Yl, # 2, # 3, ... as follows (see scan pulse voltage SP shown in Fig. 9).
- scan pulse voltage SP shown in Fig. 9
- the high-side scan switch element QY1 connected to the scan electrode ⁇ turns off and the low-side scan switch element QY2 turns on.
- the potential of the scan electrode ⁇ falls to the lower limit ⁇ V2 of the scan pulse voltage.
- the low side scan switch element QY2 connected to the scan electrode ⁇ turns off and the high side scan switch element QY1 turns on. .
- Scan electrode driving section 2 sequentially performs the same switching operation as described above for scan switch element pairs Q1Y, Q2Y connected to scan electrodes Yl, # 2, # 3, ..., respectively.
- the scan pulse voltage SP is sequentially applied to each of the scan electrodes Yl, # 2, # 3, ....
- the address electrode driving unit 4 controls all the address electrodes Al, ⁇ 2, A3, ⁇
- the low-side address switch element QA2 is kept on and the high-side address switch element QA1 is kept off.
- the potentials of all the address electrodes ⁇ ⁇ are uniformly maintained at the lower limit V4 of the address pulse voltage.
- a voltage V3—V2 + V4 corresponding to the difference between the upper limit V3—V2 of the scan pulse voltage and the lower limit V4 of the address pulse voltage is maintained between the scan electrode Y and the address electrode A.
- the address electrode driving section 4 selects one of the address electrodes A based on an externally input video signal, and changes the potential of the selected address electrode A to an address pulse voltage for a predetermined time.
- V5 raise to V4.
- a scan pulse voltage is applied to one of the scan electrodes Y, and at the same time, an address pulse voltage is applied to one of the address electrodes A.
- a voltage—V2 + V4—V5 corresponding to the difference between the lower limit V2 of the scan pulse voltage and the upper limit V5—V4 of the address pulse voltage is applied between the scan electrode Y and the address electrode A.
- the voltage is higher than the voltage between other combinations of scan and address electrodes. Therefore, in the discharge cell located at the intersection between the scan electrode Y and the address electrode A selected simultaneously in the section SP, a discharge occurs between the scan electrode Y and the address electrode A. As a result, a larger amount of wall charges is accumulated on the discharge cell, especially on the scan electrode Y than on the other discharge cells.
- the scan electrode driver 2 maintains the two separation switch elements QS1, QS2 and the low-side scan switch element QY2 in the ON state. This causes a short circuit between the output terminal 2C of the first discharge sustaining pulse generator 2A and the scan electrode ⁇ .
- the address electrode drive unit 4 maintains the third separation switch element QS3 and the low side address switch element QA2 in the ON state. As a result, the output terminal 4D of the second sustaining pulse generator 4B and the address electrode A are short-circuited.
- the first sustaining pulse generator 2A and the second sustaining pulse generator 4B operate in the same manner as in the first embodiment.
- the sustaining pulse voltage scans The voltage is applied to the electrode Y and the address electrode A in the same manner as in the first embodiment (see FIG. 5A). At that time, discharge is maintained in the discharge cells in which a relatively large amount of wall charges are stored during the address period, and light emission is generated.
- sustain electrode X is always maintained at the ground potential. That is, sustain electrode driving section 3 may be a simple connection section between sustain electrode X and the ground terminal. Instead, the address electrode driver 4 needs to include a second sustaining pulse generator 4B and a second initial pulse generator 4E in addition to the address pulse generator 4C.
- the drive circuit for driving the potential of sustain electrode X can be completely eliminated, and the circuit scale can be further reduced as compared with the case of the first embodiment.
- the pulse voltage generating section and the power supply can be arranged intensively on the scan electrode Y side of the PDP 10. That is, since the noise source and the heat source of the PDP drive device 30 are concentrated on the scan electrode Y side of the PDP 10, noise Z heat countermeasures are facilitated.
- a high-frequency circuit such as a tuner that is relatively weak to noise may be arranged on the sustain electrode X side of the PDP 10. At that time, the adverse effects of noise from the PDP drive device 30 are effectively avoided.
- the cooling range of a cooling device such as a fan may be limited to the scan electrode Y side of the PDP 10. At that time, the cooling efficiency is effectively improved.
- the voltage waveform during the sustaining period is assumed to be the recovery circuit section shown in Fig. 3A, but the recovery circuit section shown in Fig. 3B may be used.
- the voltage waveform during the sustain period and the on / off state of each switch element are as shown in FIG. 5B.
- the potential of the sustain electrode (or the scan electrode) is fixed at a constant value during the discharge sustain period, and a negative pulse voltage is applied to the address electrode A.
- the potential of the sustain electrode (or the scan electrode) is fixed to a constant value during the discharge sustain period while applying a positive pulse voltage to the address electrode A.
- the plasma display according to Embodiment 3 of the present invention is the plasma display according to Embodiment 1 described above. It has the same configuration as the display (see Fig. 1). Therefore, the description of the configuration is referred to the description of the first embodiment and FIG.
- FIG. 10 is a block diagram showing an equivalent circuit of PDP 10 and PDP driving device 30 according to Embodiment 3 of the present invention. 2 and FIG. 10, the same components are denoted by the same reference numerals.
- the ground reference of the voltage applied to the second sustaining pulse generating section 4B included in the address electrode driving section 4 is different from that of the first embodiment. That is, the address power supply 4H is a positive DC voltage source, that is, the high potential terminal 4G is kept at a constant positive potential Ve, and the low potential terminal 4N is kept at the ground potential.
- FIG. 11A shows the waveforms of the applied voltages.
- the potential of the sustain electrode X is controlled to the ground potential, and the potential of the address electrode A is made positive according to the change in the potential of the scan electrode Y. It is controlled to either the potential Ve or the ground potential 0. More specifically, during the period when the potential of the scan electrode Y is at the maximum value (Vs), the potential of the address electrode A is changed from the positive potential Ve to the ground potential 0, and the potential of the scan electrode Y becomes the minimum value (Vs). During the period of -Vs), the potential of the address electrode A is changed from the ground potential 0 to the positive potential Ve.
- the potential of the address electrode A is set such that the potential of the positive electrode Ve also changes to the ground potential during the period from when the potential of the scan electrode Y rises from the minimum value (1 Vs) to when it falls again to the minimum value (1 Vs). And after the potential of the scan electrode Y reaches the minimum value (1 Vs) and then reaches the maximum value (Vs), from the ground potential 0 to the positive potential Ve. Change it.
- the potential of the address electrode A is set so as to reach the ground potential 0 from the positive potential Ve during the mode XII to the mode VIII, and from the ground potential 0 during the mode IX to the mode II. Change it to reach the positive potential Ve.
- the change of the applied voltage it is divided into the following 12 modes ⁇ to ⁇ ⁇ ⁇ .
- the bidirectional switch section Q7 is maintained in the ON state, the first high side sustain switch element Ql, the first low side sustain switch element Q2, and the first high side recovery switch Element Q3A, second high-side recovery switch element Q4A, and second low-side recovery switch element Q4B are kept off (see Figure 3A).
- the scanning electrode Y is maintained at the ground potential ( ⁇ 0).
- the second high-side sustain switch element Q5 is maintained in the ON state, and the second low-side sustain switch element Q6, the third no-side and the i-side recovery switch element Q4C are provided. It is kept off (see Figure 4). As a result, the address electrode A is maintained at a high potential ( ⁇ Ve).
- the second high-side recovery switch element Q3B and the third high-side recovery switch element Q3C may be in the off state.
- the second high-side recovery switch device Q3B may be turned off by any time from mode I to mode ⁇ , as long as it is turned off by the time the mode VII ends.
- the third high-side recovery switch element Q3C may be turned off by the end of the mode III, and may be turned off during the period from the mode I to the mode III, the mode XI, or the mode XII.
- the bidirectional switch Q7 is turned off, and the first high-side recovery switch element Q3A is turned on.
- the path of the ground terminal ⁇ the first recovery capacitor CA ⁇ the first high-side diode D1A ⁇ the first high-side recovery switch element Q3A ⁇ the first recovery inductor LA ⁇ the output terminal 2C conducts (the arrow indicates Indicates the direction of the current, see Fig. 3A).
- the path of the output terminal 2C ⁇ the panel capacitance C XY between the sustain electrode X and the scanning electrode Y ⁇ the ground switch 3B ⁇ the ground terminal is conducted (the arrow indicates the direction of the current; see FIG. 10).
- the first high-side diode DLA when the resonance current attenuates to substantially zero, the first high-side diode DLA turns off. Further, the potential of the scan electrode Y reaches the potential of the positive potential terminal IP of the DC-DC converter 1 + Vs (that is, the upper limit of the sustaining pulse voltage). At that time, the first high-side sustain switch element Q1 turns on (see FIG. 3A). As a result, the potential of the scan electrode Y is maintained at the upper limit of the sustaining pulse voltage + Vs. Note that in FIG. 11A, the first high-side recovery switch element Q3A may be in the off state. The first high-side recovery switch element Q3A can be turned off by the time the mode V ends, or it can be turned off during the shift from mode III to mode V! /! /.
- the first sustaining pulse generating section 2A operates in the same manner as in mode III, but the discharge has ended.
- the second sustaining pulse generating section 4B the second high-side sustain switch element Q5 is turned off, and the third low-side recovery switch element Q4C is turned on (see FIG. 4).
- ground terminal ⁇ ground switch 3B panel capacitance C between sustain electrode X and address electrode A C XA ⁇ output terminal of second sustaining pulse generator 4B 4D ⁇ third recovery inductor LC ⁇ third low side recovery Switch element Q4C ⁇ third low-side diode D2C ⁇ third recovery capacitor CC ⁇ ground terminal loop conducts (arrows indicate current direction; see Figures 10 and 4).
- the series circuit of the third recovery inductor LC and the panel capacitance CXA between the sustain electrode X and the address electrode A receives the third recovery capacitor CC force voltage VeZ2 and resonates. Therefore, the potential of the address electrode A drops smoothly.
- the first sustaining pulse generator 2A operates in the same manner as in mode IV.
- Second discharge In the sustain pulse generator 4B, when the resonance current attenuates to substantially zero, the third low-side diode D2C turns off. Further, the potential of the address electrode A reaches the potential of the low potential terminal 4N of the address power supply 4H, that is, the ground potential. At that time, the second low-side sustain switch element Q6 turns on (see FIG. 4). Thus, the potential of the address electrode A is maintained at the ground potential.
- the third low-side recovery switch element Q4C may be turned on. Third low-side recovery switch element Q
- 4C may be turned off before the end of mode IX, and may be turned off during any period from mode V to mode IX.
- the first high side sustain switch element Q1 is turned off, and the first The low-side recovery switch element Q4A turns on.
- the path of the ground terminal first recovery capacitor CA first low-side diode D2A first low-side recovery switch element Q4A ⁇ first recovery inductor LA ⁇ output terminal 2C conducts (arrows indicate the direction of current flow).
- the panel capacitance CXY ⁇ ground switch 3B between the output terminal 2C sustain electrode X and the scan electrode Y conducts the path of the ground terminal (the arrow indicates the direction of the current; see Fig.
- the first low-side diode D2A turns off. Further, the potential of the scanning electrode Y reaches the ground potential (0). At that time, the bidirectional switch Q7 turns on (see FIG. 3A). As a result, the scanning electrode Y is maintained at the ground potential.
- the first low-side recovery switch element Q4A may be turned on during the mode VII. The first low-side recovery switch element Q4A may be turned off before the end of mode I, and may be turned off during the period of! / From mode VII to mode XII and mode I. Second discharge sustaining The operation of mode VI is the same as in mode VI.
- the bidirectional switch section Q7 is turned off, and the second low side recovery switch element Q4B is turned on.
- the ground terminal second recovery capacitor CB second low-side diode D2B second low-side recovery switch element Q4B second recovery inductor LB output terminal 2C panel capacitance between sustain electrode X and scan electrode Y CXY ground switch 3B The ground terminal loop conducts (the arrow indicates the direction of the current; see Figures 2 and 3A).
- the series circuit of the panel capacitance CXY between Y is applied with the voltage -VsZ2 from the second recovery capacitor CB and resonates. Therefore, the potential of the scanning electrode Y drops smoothly.
- the second discharge sustaining pulse generator 4B performs the same operation as in mode VII .
- the second low-side diode D2B turns off. Further, the potential of the scan electrode ⁇ ⁇ reaches the potential of the negative potential terminal 1N of the DC-DC converter 1—Vs (that is, the lower limit of the sustaining pulse voltage). At that time, the first low-side sustain switch element Q2 is turned on (see FIG. 3A). As a result, the potential of scan electrode Y is maintained at the lower limit of the sustaining pulse voltage—Vs.
- the second low-side recovery switch element Q4B may be turned on during the mode IX. The second low-side recovery switch element Q4B can be turned off by the time the mode XI ends, from mode IX to mode XI! /, Or off during the gap! /.
- the wall voltage is applied to the lower limit Vs of the sustaining pulse voltage, so that the voltage between the scan electrode Y and the sustaining electrode X decreases the discharge starting voltage. Exceed. Therefore, light emission occurs because the discharge continues.
- power for maintaining the discharge current is supplied from the DC-DC converter 1 to the PDP 10 through the negative potential terminal 1N and the first low-side sustain switch element Q2.
- the second sustaining pulse generator 4B performs the same operation as in mode VIII.
- the first sustaining pulse generator 2A operates in the same manner as in mode IX.
- the second discharge sustaining pulse generator 4B the second low side sustaining switch element Q6 is turned off, and the third no-side, iside recovering switch element Q3C is turned on (see FIG. 4).
- the ground terminal Ground switch 3B The panel capacitance between the sustain electrode X and the address electrode A CXA
- the second discharge sustain pulse generator 4B Output terminal 4B
- the third recovery inductor LC The third high-side recovery switch element Q3C
- the third high-side diode D 1 C The third recovery capacitor CC
- the ground terminal loop conducts (the arrows indicate the direction of the current; see Figures 10 and 4).
- the series circuit of the third recovery inductor LC and the panel capacitance CXA between the sustain electrode X and the address electrode A receives the voltage VeZ2 from the third recovery capacitor CC and resonates. Therefore, the potential of the address electrode A rises smoothly.
- the first sustaining pulse generator 2A operates in the same manner as in mode X.
- the second sustaining pulse generating section 4B when the resonance current generated in mode X attenuates to substantially zero, the third diode D1C turns off and the address electrode A The potential reaches the high potential voltage Ve.
- the second high-side sustain switch element Q5 is turned on, and the address electrode A is maintained at the high potential Ve (see FIG. 4).
- the potential Ve of the address electrode A is close to the potential Vs of the scan electrode Y!
- the first low side sustaining switch element Q2 is turned off and the second high side recovery switch element Q3B is turned on.
- the loop between the panel capacitance CXY, ground switch 3B, and ground terminal conducts (the arrow indicates the direction of the current; see Fig. 10, 3A).
- the series circuit of the second recovery inductor LB and the panel capacitance CXY between the sustain electrode X and the scan electrode Y receives the voltage ⁇ VsZ2 from the second recovery capacitor CB and resonates. Therefore, the potential of the scanning electrode Y rises smoothly.
- FIG. 3 shows a driving waveform according to the driving method of the present embodiment when the power recovery unit 6 is as shown in FIG.
- the first high side sustain switch element Ql, the first low side sustain switch element Q2, and the fourth low side recovery switch element Q4D are maintained in the off state, and the fourth high side The recovery switch element Q3D is turned on.
- the path from the ground terminal to the fourth high-side diode D 1 D ⁇ the fourth high-side recovery switch element Q 3D ⁇ the fourth recovery inductor LD ⁇ the output terminal 2C conducts (the arrow indicates the direction of the current). (See Figure 3B).
- the path from the output terminal 2C to the panel capacitance CXY between the sustain electrode X and the scanning electrode Y, the ground switch 3B, and the ground terminal is conducted (the arrow indicates the direction of the current; see Fig. 10).
- the series circuit of the fourth recovery inductor LD and the panel capacitance CXY between the sustain electrode X and the scan electrode Y resonates. Therefore, the potential of the scanning electrode Y rises smoothly.
- the second high side sustaining switch element Q5 is maintained in the ON state, and the second low side sustaining switch element Q6, the third no-side and the i-side recovery switching element Q4C are provided. It is kept off (see Figure 4). As a result, the address electrode A is maintained at a high potential ( ⁇ Ve).
- the third high-side recovery switch element Q3C is off, but may be on. The third high-side recovery switch element Q3C may be turned off by the end of Mode II, and may be turned off during any of Mode VIII and Mode I through Mode II.
- the fourth high-side diode DID turns off. Further, the potential of the scan electrode Y reaches the potential of the positive potential terminal IP of the DC-DC converter 1 + Vs (that is, the upper limit of the sustaining pulse voltage). At that time, the first high-side sustain switch element Q1 turns on (see FIG. 3B). So As a result, the potential of scan electrode Y is maintained at the upper limit of the sustaining pulse voltage + Vs. Note that, in FIG. 11B, the fourth high-side recovery switch element Q3D may be turned on, which is off. The fourth high-side recovery switch element Q3D can be turned off by the time the mode IV ends, from mode II to mode IV! /.
- the second sustaining pulse generator 4B operates in the same manner as in mode I.
- the first sustaining pulse generating section 2A operates in the same manner as in mode III, but the discharge has ended.
- the second sustaining pulse generating section 4B the second high-side sustain switch element Q5 is turned off, and the third low-side recovery switch element Q4C is turned on (see FIG. 4).
- ground terminal ⁇ ground switch 3B panel capacitance C between sustain electrode X and address electrode A C XA ⁇ output terminal of second sustaining pulse generator 4B 4D ⁇ third recovery inductor LC ⁇ third low side recovery Switch element Q4C ⁇ third low-side diode D2C ⁇ third recovery capacitor CC ⁇ ground terminal loop conducts (arrows indicate current direction; see Figures 10 and 4).
- the series circuit of the third recovery inductor LC and the panel capacitance CXA between the sustain electrode X and the address electrode A receives the third recovery capacitor CC force voltage VeZ2 and resonates. Therefore, the potential of the address electrode A drops smoothly.
- the first sustaining pulse generator 2A operates in the same manner as in mode III.
- the second sustaining pulse generator 4B when the resonance current generated in mode III attenuates to substantially zero, the third low-side diode D2C turns off. Further, the potential of the address electrode A reaches the potential of the low potential terminal 4N of the address power supply 4H, that is, the ground potential. At that time, the second low-side sustain switch element Q6 turns on (see FIG. 4). Thus, the potential of the address electrode A is maintained at the ground potential.
- the third The low-side recovery switch element Q4C may be turned off but off. The third low-side recovery switch element Q4C needs to be turned off before the end of mode VI, and can be turned off during the period from mode IV to mode VI! /! /.
- the first high-side sustain switch element Q1 is turned off, and the fourth sustaining switch element Q1 is turned off.
- the low-side recovery switch element Q4D turns on.
- the path of the ground terminal, the fourth low-side diode D2D, the fourth low-side recovery switch element Q4D, the fourth recovery inductor LD, and the path of the output terminal 2C are conducted (the arrow indicates the direction of the current; see FIG. 3B).
- the path between the output terminal 2C, the panel capacitance between the sustain electrode X and the scan electrode Y, the path of CXY, the ground switch 3B, and the ground terminal is conducted (the arrows indicate the direction of the current; see FIG. 10).
- the series circuit of the panel capacitor CXY between the fourth recovery inductor LD and the sustain electrode X scan electrode Y resonates. Therefore, the potential of the scanning electrode Y drops smoothly.
- the second sustaining pulse generator 4B performs the same operation as in mode IV.
- the fourth low-side diode D2D turns off. Further, the potential of scan electrode Y reaches potential Vs of negative potential terminal 1N of DC-DC converter 1 (that is, the lower limit of the sustaining pulse voltage). At that time, the first low-side sustain switch element Q2 is turned on (see FIG. 3B). Thus, the potential of the scan electrode Y is maintained at the lower limit Vs of the sustaining pulse voltage.
- the fourth low-side recovery switch element Q4D is off during the mode VI, but may be on. The fourth low-side recovery switch element Q4D may be turned off before the end of mode VIII, and may be turned off during any period from mode VI to mode vm.
- the wall voltage is applied to the lower limit Vs of the sustaining pulse voltage, so that the voltage between the scan electrode Y and the sustaining electrode X decreases the discharge starting voltage. Exceed. Therefore, light emission occurs because the discharge continues.
- the electric power for maintaining the discharge current is supplied from the DC-DC converter 1 to the negative potential terminal 1N and the first low-side terminal. Is supplied to the PDP 10 through the switch maintaining element Q2.
- the second sustaining pulse generator 4B operates in the same manner as in mode VI.
- the first sustaining pulse generator 2A operates in the same manner as in mode VI.
- the second low side sustaining switch element Q6 is turned off, and the third no-side, iside recovering switch element Q3C is turned on (see FIG. 4).
- the ground terminal Ground switch 3B The panel capacitance between the sustain electrode X and the address electrode A CXA
- the second discharge sustain pulse generator 4B Output terminal 4B
- the third recovery inductor LC The third high-side recovery switch element Q3C
- the third high-side diode D 1 C The third recovery capacitor CC
- the ground terminal loop conducts (the arrows indicate the direction of the current; see Figures 10 and 4).
- the series circuit of the third recovery inductor LC and the panel capacitance CXA between the sustain electrode X and the address electrode A receives the voltage VeZ2 from the third recovery capacitor CC and resonates. Therefore, the potential of the address electrode A rises smoothly.
- the first sustaining pulse generating section 2A operates in the same manner as in mode VII.
- the second sustaining pulse generating section 4B when the resonance current generated in mode VII attenuates to substantially zero, the third diode D1C is turned off and the potential of the address electrode A is reduced. It reaches the high potential voltage Ve.
- the second high-side sustain switch element Q5 is turned on, and the address electrode A is maintained at the high potential Ve (see FIG. 4).
- the potential Ve of the address electrode A is close to the potential Vs of the scan electrode Y!
- each switch element returns to mode 1>, and is continued during the sustain period.
- the sustain electrode driving unit 3 grounds the sustain electrode X during the sustain period, so that the sustain electrode driving unit 3 generates the discharge sustain pulse. It is not necessary to include the department. Also, during the sustain period, contrary to the above example, scan electrode driver 2 may ground scan electrode Y, and sustain electrode driver 3 may include first sustain pulse generator 2A. In that case, scan electrode driver 2 does not need to include a sustaining pulse generator. As a result, discharge is maintained in the scan electrode driver 2 or sustain electrode driver 3. Since the pulse generator can be eliminated, the area of the entire driving device is reduced, and the flexibility in circuit design is increased. Therefore, the PDP driving device 30 according to the third embodiment of the present invention can be easily reduced in size.
- the potential of the sustain electrode (or the scan electrode) is fixed to a constant value while applying a positive pulse voltage to the address electrode A during the sustain period.
- the potential of the sustain electrode (or the scan electrode) is set to a constant value while applying a positive pulse voltage to the address electrode A in the initialization period and the address period in addition to the discharge sustain period.
- the plasma display according to the fourth embodiment of the present invention has the same configuration as the plasma display according to the second embodiment (see FIG. 6). Therefore, the description of the configuration is referred to the description of the second embodiment and FIG.
- FIG. 12 is a block diagram showing an equivalent circuit of PDP 10 and PDP driving device 30 according to Embodiment 4 of the present invention. 6 and 12, the same reference numerals are given to the same components.
- Embodiment 4 of the present invention differs from Embodiment 2 in that the ground reference force of the voltage applied to the second sustaining pulse generating section 4B included in the address electrode driving section 4 different. That is, the address power supply 4H is a positive DC voltage source, that is, the high potential terminal 4G is set to a constant positive potential Ve, and the low potential terminal 4N is maintained at the ground potential. Since the scanning electrode driving unit 2 is the same as that of the second embodiment, the description of the configuration is the same as that of the above-described second embodiment and FIG.
- FIG. 13 is an equivalent circuit diagram of the address electrode driving section 4.
- the address electrode driver 4 includes a second sustaining pulse generator 4B, an address pulse generator 4C, and a second initialization pulse generator 4E.
- the configuration of the second sustaining pulse generator 4B is the same as the configuration of the second sustaining pulse generator 4B according to the third embodiment.
- the configuration of the address pulse generator 4C is the same as the configuration of the address pulse generator 4C according to the second embodiment. Accordingly, the same reference numerals are given to the same components in FIGS. 8 and 13. Further, for the description of those similar components, the description of Embodiment 2 and Embodiment 3 above is cited.
- the configuration of the third power recovery circuit 6C is the same as that of the third embodiment. This is the same as the configuration of the third power recovery circuit 6C.
- the third initialization pulse generator 4J includes a sixth constant voltage source E6, a high side switch Q9, and a fourth separation switch element QS4.
- Each of the constant voltage sources E6 maintains the voltage between the positive electrode and the negative electrode at a constant value V6 based on, for example, a DC voltage applied from the DC-DC converter 1.
- voltage V6 of sixth constant voltage source E6 may be higher or lower than output voltage Ve of address power supply 4H (see FIG. 12).
- FIG. 13 illustrates a case where the voltage V6 of the sixth constant voltage source E6 is higher than the output voltage Ve of the address power supply 4H: V6> Ve.
- each of the address switch sections 4F includes a series connection of a high-side address switch element QA1 and a low-side address switch element QA2.
- the source of the high-side address switch element QA1 is connected to the drain of the low-side address switch element QA2.
- the connection point J6 is further connected to the corresponding address electrode A.
- the positive electrode of the fifth constant voltage source E5 is connected to the drain of the high side address switch element QA1, and the negative electrode is connected to the source of the low side address switch element QA2.
- the drain of the fourth isolation switch element QS4 has a high-side address switch.
- the source is connected to the source of the element QA2, and the source is connected to the output terminal 4D of the second sustaining pulse generator 4B.
- the negative electrode of the sixth constant voltage source E6 is grounded, and the positive electrode is connected to the drain of the high side switch element Q9.
- the source of the side switch element Q9 is connected to the drain of the fourth isolation switch element QS4.
- FIG. 14 shows the scan electrode Y, the sustain electrode X, and the address electrode of the PDP 10 in the initialization period, the address period, and the discharge sustain period in Embodiment 4 of the present invention.
- FIG. 9 is a waveform chart showing the ON periods of Q6, QS4, Q9, Q3C, Q4C, QA1, and QA2.
- the ON period of each switch element is indicated by a hatched portion.
- the fourth separation switch element QS4 is irrelevant because it is not short-circuited.
- the sustain electrode X is always maintained at the ground potential ( ⁇ 0).
- the potentials of the scan electrode Y and the address electrode A change with the application of the initialization pulse voltage.
- the initialization period is divided into the following seven modes 1 to VII according to the change of the initialization pulse voltage.
- the two separation switch elements QS1, QS2, the bidirectional switch unit Q7, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state (see FIG. 7). .
- the scanning electrode Y is maintained at the ground potential ( ⁇ 0).
- the address electrode driving unit 4 the second low-side sustain switch element Q6, the fourth separation switch element QS4, and the low-side address switch element QA2 are maintained in the ON state. The remaining switch elements are kept off (see Fig. 13). As a result, the address electrode A is maintained at the ground potential.
- the scan electrode driving section 2 maintains the mode I state.
- the high side switch element Q9 is turned on, and the fourth separated matching element QS4 is turned off. Thereby, The address electrode A is maintained at the potential V6 of the sixth constant voltage source E6.
- the first switch device Q1 is turned on, and the bidirectional switch unit Q7 is turned off.
- the two separation switch elements QS1 and QS2 and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the scan electrode Y rises to the potential of the positive potential terminal 1P + Vs.
- the address electrode driving section 4 the mode II state is maintained.
- the first separation switch element QS1 is turned off, and the high side ramp waveform generator QR1 is turned on.
- the first high-side sustain switch element Ql, the second separation switch element QS2, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the positive potential terminal 1P + Vs also increases to the upper limit Vs + Vl of the initialization pulse voltage.
- the first separation switch element QS1 is turned on, and the high side ramp waveform generator QR1 is turned off.
- the first high-side sustain switch element Ql, the second separation switch element QS2, and the low-side scan switch element QY2 are maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the scan electrode Y decreases to the potential of the positive potential terminal 1P + Vs.
- the address electrode driving section 4 the mode IV state is maintained.
- the high side switch element Q9 is turned off, and the second low side sustain switch element Q6 and the fourth separation switch element QS4 are turned on.
- the low-side address switch element QA2 is maintained in the on state, and the remaining switch elements are maintained in the off state.
- the potential of the address electrode A drops to the ground potential.
- the first high side sustain switch element Q1 and the second separation switch element QS2 are turned off, and the low side ramp waveform generation section QR2 is turned on.
- the first separation switch element QS1 and the low-side scan switch element QY2 are maintained in the ON state, and the remaining switch elements are maintained in the OFF state.
- the potential of the positive potential terminal 1P + Vs force also falls to the lower limit of the initialization pulse voltage—V2.
- the address electrode driving section 4 the state of mode VI is maintained. In this way, wall charges are uniformly removed and uniformed in all of the discharge cells of the PDP 10. At that time, the applied voltage rises or falls relatively slowly, so that the light emission of the discharge cells is slightly suppressed.
- low-side ramp waveform generating section QR2 is turned off, and no-pass switch element QB is turned on.
- the source (or emitter) of the low-side scan switch element QY2 is maintained at the lower limit of the scan pulse voltage—V2.
- the bidirectional switch section Q7 turns on.
- the first separation switch element QS1 is maintained in the ON state.
- the low side sustain switch element Q6 and the fourth separation switch element QS4 are maintained in the ON state. Thereby, the source of the low-side address switch element QA2 is maintained at the ground potential.
- the scan electrode driver 2 keeps the high side scan switch element QY1 in the ON state for all the scan electrodes Yl, # 2, # 3, ... (see FIG. 1), and sets the low side scan switch.
- Device QY2 is kept off.
- the potentials of all the scanning electrodes ⁇ ⁇ are uniformly maintained at the upper limit V3 ⁇ V2 of the scanning pulse voltage.
- the scan electrode driving unit 2 sequentially sets the potentials of the scan electrodes Yl, # 2, # 3, ... Change as follows (see scan pulse voltage SP shown in Fig. 14).
- the high-side scan switch element QY1 connected to the scan electrode Y is turned off, and the low-side scan switch element QY2 is turned on.
- the potential of the scan electrode Y falls to the lower limit of the scan pulse voltage—V2.
- the low-side scan switch element QY2 connected to the scan electrode Y turns off and the high-side scan switch element QY1 turns on. I do.
- the potential of the scan electrode Y rises to the upper limit V3-V2 of the scan pulse voltage.
- Scan electrode driving section 2 sequentially performs the same switching operation as described above for scan switch element pairs Q1Y, Q2Y connected to scan electrodes Yl, # 2, # 3, ..., respectively.
- the scan pulse voltage SP is sequentially applied to each of the scan electrodes Yl, # 2, # 3, ....
- the address electrode driving unit 4 sets all the address electrodes Al, # 2, A3, ...
- the low-side address switch element QA2 is kept on and the high-side address switch element QA1 is kept off. Thereby, the potentials of all the address electrodes ⁇ ⁇ are uniformly maintained at the ground potential.
- the address electrode driving unit 4 selects one of the address electrodes A based on a video signal input from the outside, and changes the potential of the selected address electrode A to the address pulse voltage for a predetermined time. To the upper limit Va.
- the scan pulse voltage is applied to one of the scan electrodes Y, and at the same time, the address pulse voltage is applied to one of the address electrodes A.
- a voltage V2 + Va corresponding to the difference between the lower limit V2 of the scan pulse voltage and the upper limit Va of the address pulse voltage is applied between the scan electrode Y and the address electrode A.
- the voltage is higher than the voltage between other combinations of scan and address electrodes. Therefore, in the discharge cell located at the intersection between the scan electrode Y and the address electrode A selected simultaneously in the section SP, a discharge occurs between the scan electrode Y and the address electrode A. As a result, a larger amount of wall charge is accumulated on the discharge cell, especially on the scan electrode Y than on the other discharge cells.
- scan electrode driving section 2 maintains the two separation switch elements QS1, QS2 and low-side scan switch element QY2 in the ON state. This causes a short circuit between the output terminal 2C of the first discharge sustaining pulse generator 2A and the scan electrode ⁇ . Meanwhile, the address The electrode driver 4 keeps the fourth separation switch element QS4 and the low-side address switch element QA2 in the ON state. As a result, the output terminal 4D of the second sustaining pulse generator 4B and the address electrode A are short-circuited.
- the first sustaining pulse generator 2A and the second sustaining pulse generator 4B operate in the same manner as in the third embodiment.
- the sustaining pulse voltage is applied to the scan electrode Y and the address electrode A in the same manner as in the third embodiment (see FIG. 11A).
- discharge is maintained in the discharge cells in which a relatively large amount of wall charges have been accumulated during the address period, so that light emission occurs.
- sustain electrode X is always maintained at the ground potential. That is, sustain electrode driving section 3 may be a simple connection section between sustain electrode X and the ground terminal. Instead, the address electrode driving section 4 includes a second sustaining pulse generating section 4B and a third initial pulse generating section 4J in addition to the address noise generating section 4C. Therefore, the sustain electrode driving unit 3 can be substantially removed, and the size of the PDP driving device can be reduced.
- the pulse voltage generation section and the power supply are concentrated on scan electrode Y side of PDP 10. That is, the noise source and the heat source of the PDP driving device 30 are concentrated on the scan electrode Y side of the PDP 10. Therefore, it is easy to take measures against noise and heat.
- a high-frequency circuit such as a tuner that is relatively weak to noise may be arranged on the sustain electrode X side of the PDP 10. At that time, the adverse effects of noise from the PDP drive device 30 are effectively avoided.
- the cooling range of a cooling device such as a fan may be limited to the scan electrode Y side of the PDP 10. At that time, the cooling efficiency is effectively improved.
- FIG. 14 shows the voltage waveform during the sustain period assuming the recovery circuit section shown in FIG. 3A
- the recovery circuit section shown in FIG. 3B may be used.
- FIG. 11B shows the voltage waveform and the on / off state of each switch element during the discharge maintaining period of FIG.
- the present invention is useful for a plasma display panel driving device and a display device having a plasma display.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of Gas Discharge Display Tubes (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006514104A JPWO2005119637A1 (ja) | 2004-06-02 | 2005-05-31 | プラズマディスプレイパネル駆動装置及びプラズマディスプレイ |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004164593 | 2004-06-02 | ||
JP2004-164593 | 2004-06-02 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005119637A1 true WO2005119637A1 (ja) | 2005-12-15 |
Family
ID=35463093
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/009989 WO2005119637A1 (ja) | 2004-06-02 | 2005-05-31 | プラズマディスプレイパネル駆動装置及びプラズマディスプレイ |
Country Status (5)
Country | Link |
---|---|
US (1) | US20060038750A1 (ja) |
JP (1) | JPWO2005119637A1 (ja) |
KR (1) | KR20070029635A (ja) |
CN (1) | CN1898717A (ja) |
WO (1) | WO2005119637A1 (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008145899A (ja) * | 2006-12-13 | 2008-06-26 | Hitachi Ltd | 半導体装置およびそれを用いたプラズマディスプレイ装置 |
JP2009157128A (ja) * | 2007-12-27 | 2009-07-16 | Hitachi Ltd | プラズマディスプレイ装置とその駆動方法及び駆動ic |
Families Citing this family (44)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE602004023627D1 (en) * | 2003-08-07 | 2009-11-26 | Panasonic Corp | Display device |
JP2005309397A (ja) * | 2004-04-16 | 2005-11-04 | Samsung Sdi Co Ltd | プラズマディスプレイパネル、プラズマディスプレイ装置及びプラズマディスプレイパネルの駆動方法 |
CA2490858A1 (en) | 2004-12-07 | 2006-06-07 | Ignis Innovation Inc. | Driving method for compensated voltage-programming of amoled displays |
EP1889248B1 (en) * | 2005-05-23 | 2012-10-24 | Panasonic Corporation | Plasma display panel drive circuit and plasma display apparatus |
US7852298B2 (en) | 2005-06-08 | 2010-12-14 | Ignis Innovation Inc. | Method and system for driving a light emitting device display |
KR100705814B1 (ko) * | 2005-06-16 | 2007-04-09 | 엘지전자 주식회사 | 플라즈마 디스플레이 패널의 구동 장치 |
KR100774943B1 (ko) * | 2005-10-14 | 2007-11-09 | 엘지전자 주식회사 | 플라즈마 디스플레이 장치 및 그의 구동방법 |
US20070115219A1 (en) * | 2005-11-22 | 2007-05-24 | Matsushita Electric Industrial Co., Ltd. | Apparatus for driving plasma display panel and plasma display |
US20090237000A1 (en) * | 2005-11-22 | 2009-09-24 | Matsushita Electric Industrial Co., Ltd. | Pdp driving apparatus and plasma display |
US9489891B2 (en) | 2006-01-09 | 2016-11-08 | Ignis Innovation Inc. | Method and system for driving an active matrix display circuit |
EP2458579B1 (en) | 2006-01-09 | 2017-09-20 | Ignis Innovation Inc. | Method and system for driving an active matrix display circuit |
US9269322B2 (en) | 2006-01-09 | 2016-02-23 | Ignis Innovation Inc. | Method and system for driving an active matrix display circuit |
US7583033B2 (en) * | 2006-02-06 | 2009-09-01 | Panasonic Corporation | Plasma display panel driving circuit and plasma display apparatus |
US20070188416A1 (en) * | 2006-02-16 | 2007-08-16 | Matsushita Electric Industrial Co., Ltd. | Apparatus for driving plasma display panel and plasma display |
KR100825428B1 (ko) * | 2006-03-14 | 2008-04-28 | 엘지전자 주식회사 | 플라즈마 디스플레이 패널의 구동 방법 |
JP4937635B2 (ja) * | 2006-05-16 | 2012-05-23 | パナソニック株式会社 | プラズマディスプレイパネル駆動回路およびプラズマディスプレイ装置 |
KR20080033716A (ko) * | 2006-10-13 | 2008-04-17 | 엘지전자 주식회사 | 플라즈마 디스플레이 장치 |
WO2008069209A1 (ja) * | 2006-12-05 | 2008-06-12 | Panasonic Corporation | プラズマディスプレイ装置およびその駆動方法 |
KR100942877B1 (ko) * | 2007-01-24 | 2010-02-19 | 파나소닉 주식회사 | 플라즈마 디스플레이 패널 구동 회로 및 플라즈마디스플레이 장치 |
KR100839383B1 (ko) * | 2007-03-27 | 2008-06-20 | 삼성에스디아이 주식회사 | 플라즈마 표시 장치 및 그 구동 방법 |
EP2048646A4 (en) * | 2007-08-06 | 2010-07-28 | Panasonic Corp | PLASMA DISPLAY DEVICE |
KR20100134125A (ko) | 2008-04-18 | 2010-12-22 | 이그니스 이노베이션 인크. | 발광 소자 디스플레이에 대한 시스템 및 구동 방법 |
WO2009157180A1 (ja) * | 2008-06-26 | 2009-12-30 | パナソニック株式会社 | プラズマディスプレイパネルの駆動回路およびプラズマディスプレイ装置 |
CA2637343A1 (en) | 2008-07-29 | 2010-01-29 | Ignis Innovation Inc. | Improving the display source driver |
US9370075B2 (en) | 2008-12-09 | 2016-06-14 | Ignis Innovation Inc. | System and method for fast compensation programming of pixels in a display |
WO2010066030A1 (en) * | 2008-12-09 | 2010-06-17 | Ignis Innovation Inc. | Low power circuit and driving method for emissive displays |
US8633873B2 (en) | 2009-11-12 | 2014-01-21 | Ignis Innovation Inc. | Stable fast programming scheme for displays |
CA2687631A1 (en) * | 2009-12-06 | 2011-06-06 | Ignis Innovation Inc | Low power driving scheme for display applications |
CA2696778A1 (en) * | 2010-03-17 | 2011-09-17 | Ignis Innovation Inc. | Lifetime, uniformity, parameter extraction methods |
US20140368491A1 (en) | 2013-03-08 | 2014-12-18 | Ignis Innovation Inc. | Pixel circuits for amoled displays |
US9886899B2 (en) | 2011-05-17 | 2018-02-06 | Ignis Innovation Inc. | Pixel Circuits for AMOLED displays |
US9351368B2 (en) | 2013-03-08 | 2016-05-24 | Ignis Innovation Inc. | Pixel circuits for AMOLED displays |
EP3404646B1 (en) | 2011-05-28 | 2019-12-25 | Ignis Innovation Inc. | Method for fast compensation programming of pixels in a display |
US9747834B2 (en) | 2012-05-11 | 2017-08-29 | Ignis Innovation Inc. | Pixel circuits including feedback capacitors and reset capacitors, and display systems therefore |
US9336717B2 (en) | 2012-12-11 | 2016-05-10 | Ignis Innovation Inc. | Pixel circuits for AMOLED displays |
US9786223B2 (en) | 2012-12-11 | 2017-10-10 | Ignis Innovation Inc. | Pixel circuits for AMOLED displays |
CA2894717A1 (en) | 2015-06-19 | 2016-12-19 | Ignis Innovation Inc. | Optoelectronic device characterization in array with shared sense line |
US9721505B2 (en) | 2013-03-08 | 2017-08-01 | Ignis Innovation Inc. | Pixel circuits for AMOLED displays |
CA2873476A1 (en) | 2014-12-08 | 2016-06-08 | Ignis Innovation Inc. | Smart-pixel display architecture |
CA2886862A1 (en) | 2015-04-01 | 2016-10-01 | Ignis Innovation Inc. | Adjusting display brightness for avoiding overheating and/or accelerated aging |
US10657895B2 (en) | 2015-07-24 | 2020-05-19 | Ignis Innovation Inc. | Pixels and reference circuits and timing techniques |
US10373554B2 (en) | 2015-07-24 | 2019-08-06 | Ignis Innovation Inc. | Pixels and reference circuits and timing techniques |
CA2898282A1 (en) | 2015-07-24 | 2017-01-24 | Ignis Innovation Inc. | Hybrid calibration of current sources for current biased voltage progra mmed (cbvp) displays |
CA2908285A1 (en) | 2015-10-14 | 2017-04-14 | Ignis Innovation Inc. | Driver with multiple color pixel structure |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH08320667A (ja) * | 1995-05-24 | 1996-12-03 | Fujitsu Ltd | プラズマパネルの駆動方法、駆動装置及び画像表示装置 |
JPH0968946A (ja) * | 1995-09-04 | 1997-03-11 | Fujitsu Ltd | 画像表示装置、および画像表示装置の駆動方法 |
JPH10133622A (ja) * | 1996-09-03 | 1998-05-22 | Pioneer Electron Corp | プラズマディスプレイパネルの駆動方法 |
JP2000122603A (ja) * | 1998-10-19 | 2000-04-28 | Noritake Co Ltd | ガス放電パネルの駆動方法 |
JP2001035395A (ja) * | 1999-06-30 | 2001-02-09 | Samsung Sdi Co Ltd | プラズマ表示パネル及びその駆動方法 |
JP2001282182A (ja) * | 2000-03-30 | 2001-10-12 | Matsushita Electric Ind Co Ltd | Ac型プラズマディスプレイパネルの駆動方法 |
JP2002050296A (ja) * | 2000-08-03 | 2002-02-15 | Matsushita Electric Ind Co Ltd | ガス放電表示装置とその駆動方法 |
JP2003066897A (ja) * | 2001-06-12 | 2003-03-05 | Matsushita Electric Ind Co Ltd | プラズマディスプレイパネル表示装置とその駆動方法 |
JP2003186435A (ja) * | 2001-12-21 | 2003-07-04 | Hitachi Ltd | プラズマディスプレイ装置及びその駆動方法 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US246207A (en) * | 1881-08-23 | Strawberry-runner cutter | ||
US117345A (en) * | 1871-07-25 | Improvement in ship-building | ||
US5966107A (en) * | 1996-09-03 | 1999-10-12 | Pioneer Electronic Corporation | Method for driving a plasma display panel |
JP2994631B2 (ja) * | 1997-12-10 | 1999-12-27 | 松下電器産業株式会社 | Pdp表示の駆動パルス制御装置 |
JP2994632B1 (ja) * | 1998-09-25 | 1999-12-27 | 松下電器産業株式会社 | 発光中心変動防止のためのpdp表示の駆動パルス制御装置 |
JP3201603B1 (ja) * | 1999-06-30 | 2001-08-27 | 富士通株式会社 | 駆動装置、駆動方法およびプラズマディスプレイパネルの駆動回路 |
JP2002287694A (ja) * | 2001-03-26 | 2002-10-04 | Hitachi Ltd | プラズマディスプレイパネルの駆動方法、駆動回路及び画像表示装置 |
JP2005309397A (ja) * | 2004-04-16 | 2005-11-04 | Samsung Sdi Co Ltd | プラズマディスプレイパネル、プラズマディスプレイ装置及びプラズマディスプレイパネルの駆動方法 |
-
2005
- 2005-05-31 KR KR1020067007354A patent/KR20070029635A/ko not_active Application Discontinuation
- 2005-05-31 WO PCT/JP2005/009989 patent/WO2005119637A1/ja active Application Filing
- 2005-05-31 JP JP2006514104A patent/JPWO2005119637A1/ja not_active Withdrawn
- 2005-05-31 CN CNA2005800013566A patent/CN1898717A/zh active Pending
- 2005-06-01 US US11/140,744 patent/US20060038750A1/en not_active Abandoned
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH08320667A (ja) * | 1995-05-24 | 1996-12-03 | Fujitsu Ltd | プラズマパネルの駆動方法、駆動装置及び画像表示装置 |
JPH0968946A (ja) * | 1995-09-04 | 1997-03-11 | Fujitsu Ltd | 画像表示装置、および画像表示装置の駆動方法 |
JPH10133622A (ja) * | 1996-09-03 | 1998-05-22 | Pioneer Electron Corp | プラズマディスプレイパネルの駆動方法 |
JP2000122603A (ja) * | 1998-10-19 | 2000-04-28 | Noritake Co Ltd | ガス放電パネルの駆動方法 |
JP2001035395A (ja) * | 1999-06-30 | 2001-02-09 | Samsung Sdi Co Ltd | プラズマ表示パネル及びその駆動方法 |
JP2001282182A (ja) * | 2000-03-30 | 2001-10-12 | Matsushita Electric Ind Co Ltd | Ac型プラズマディスプレイパネルの駆動方法 |
JP2002050296A (ja) * | 2000-08-03 | 2002-02-15 | Matsushita Electric Ind Co Ltd | ガス放電表示装置とその駆動方法 |
JP2003066897A (ja) * | 2001-06-12 | 2003-03-05 | Matsushita Electric Ind Co Ltd | プラズマディスプレイパネル表示装置とその駆動方法 |
JP2003186435A (ja) * | 2001-12-21 | 2003-07-04 | Hitachi Ltd | プラズマディスプレイ装置及びその駆動方法 |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008145899A (ja) * | 2006-12-13 | 2008-06-26 | Hitachi Ltd | 半導体装置およびそれを用いたプラズマディスプレイ装置 |
JP4561734B2 (ja) * | 2006-12-13 | 2010-10-13 | 株式会社日立製作所 | 半導体装置およびそれを用いたプラズマディスプレイ装置 |
JP2009157128A (ja) * | 2007-12-27 | 2009-07-16 | Hitachi Ltd | プラズマディスプレイ装置とその駆動方法及び駆動ic |
Also Published As
Publication number | Publication date |
---|---|
KR20070029635A (ko) | 2007-03-14 |
JPWO2005119637A1 (ja) | 2008-04-03 |
CN1898717A (zh) | 2007-01-17 |
US20060038750A1 (en) | 2006-02-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2005119637A1 (ja) | プラズマディスプレイパネル駆動装置及びプラズマディスプレイ | |
JP4937635B2 (ja) | プラズマディスプレイパネル駆動回路およびプラズマディスプレイ装置 | |
US20070188416A1 (en) | Apparatus for driving plasma display panel and plasma display | |
JP4338766B2 (ja) | プラズマディスプレイパネル駆動回路 | |
Liu et al. | An energy-recovery sustaining driver with discharge current compensation for AC plasma display panel | |
US8605013B2 (en) | Plasma display device, and plasma display panel driving method | |
JP2001337640A (ja) | 容量性負荷の駆動回路及び駆動方法 | |
JP4240241B2 (ja) | 表示装置の駆動回路 | |
WO2008007618A1 (fr) | Écran plasma et procédé de pilotage de son panneau d'affichage | |
US20060250327A1 (en) | Energy recovery device for plasma display panel | |
KR20060043063A (ko) | 용량성 부하구동장치, 및 그것을 탑재한 플라즈마 디스플레이 | |
WO2009133660A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
KR100641736B1 (ko) | 에너지 회수회로 및 이를 이용한 에너지 회수방법 | |
WO2009130860A1 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
JP5286908B2 (ja) | プラズマディスプレイパネルの駆動方法 | |
JP4887722B2 (ja) | プラズマディスプレイパネルの駆動方法 | |
JP2006259061A (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
US20110090211A1 (en) | Circuit for driving plasma display panel and plasma display device | |
JP2005077981A (ja) | プラズマディスプレイパネルの駆動装置 | |
JP2008008980A (ja) | プラズマディスプレイパネル駆動回路およびプラズマディスプレイ装置 | |
US20110084957A1 (en) | Plasma display panel drive circuit and plasma display device | |
WO2009098879A1 (ja) | 容量性負荷駆動装置、それを搭載するプラズマディスプレイ装置、およびプラズマディスプレイパネルの駆動方法 | |
JP2009211059A (ja) | プラズマディスプレイ装置及びプラズマディスプレイパネルの駆動方法 | |
JP2006208586A (ja) | 容量性負荷駆動装置、及びそれを搭載するプラズマディスプレイ | |
JP2006349721A (ja) | プラズマディスプレイパネル駆動装置及びプラズマディスプレイ |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200580001356.6 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2006514104 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020067007354 Country of ref document: KR |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 1020067007354 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |