USRE37593E1 - Large scale integrated circuit with sense amplifier circuits for low voltage operation - Google Patents
Large scale integrated circuit with sense amplifier circuits for low voltage operation Download PDFInfo
- Publication number
- USRE37593E1 USRE37593E1 US09/095,101 US9510198A USRE37593E US RE37593 E1 USRE37593 E1 US RE37593E1 US 9510198 A US9510198 A US 9510198A US RE37593 E USRE37593 E US RE37593E
- Authority
- US
- United States
- Prior art keywords
- voltage
- potential
- misfet
- circuit
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4074—Power supply or voltage generation circuits, e.g. bias voltage generators, substrate voltage generators, back-up power, power control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/147—Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
Definitions
- the present invention relates to a large scale integrated circuit, and more particularly to a high-density integrated semiconductor device constituted by a voltage converter circuit and miniaturized devices (devices with small dimension) which can keep up with a wide range of an operating power-supply voltage and kinds of power supplies, i.e. a large scale integrated circuit in which integrated on a monolithic chip are a microcomputer, a logic circuit, a dynamic RAM (random access memory), a static RAM, a ROM (read-only memory), etc.
- microprocessor which operates in a wide range of the operating voltage
- the product name is ⁇ PD7507SC.
- the range of the power supply voltage in this microprocessor is 2.2-6.0 V.
- Information in a data memory static RAM
- the recommendable voltage is generally 5 V for the operating power supply voltage and for 2 V the data retention.
- the present invention intends to lower the operation voltage of a system provided on a monolithic chip so that the operation speed is not affected by changes in the power supply voltage supplied from the outside.
- the present invention has been accomplished by devising voltage converter means which is capable of stably supplying a fixed voltage in a wide range of power-supply voltage.
- the voltage converter means in the present invention is referred to as means including at least one amplifier which generates an output voltage on the basis of an input reference voltage, and is different from means of only dropping voltage using resistors, etc.
- the microprocessor and static RAM as mentioned above have a wide range of the operating power-supply voltage of 2-5 V.
- the operation speed thereof (the highest clock frequency in the case of the microprocessor and access time in the case of the static RAM) is not assured for the operation outside the recommended fluctuation (generally, +10%) in the power supply voltage.
- the operation speed is greatly lowered.
- the dependency of the operation speed on the power-supply voltage is different with the products. Therefore, the operation speed of a system must be designed to accord with the lowest one of the operation speeds of LSIs constituting the system. This made it impossible to provide a necessary performance of the system for the operation outside at 5 V and difficult to design the system for the operation at a low power supply voltage.
- the present invention can be constituted by an LSI circuit block which has a power down mode suited for battery back-up can operate at a low power supply voltage of about 1 V at the minimum; a power supply voltage converter circuit which supplies an internal power supply voltage suitable to the operating mode to the LSI; and an input/output circuit for converting the signal amplitude.
- the main LSI block which performs storage and processing of information, at a substantially fixed low voltage regardless of the external power supply voltage, it is possible to provide substantially constant operation speed performance over a wide range of the power supply voltage.
- the external power supply voltage can be reduced to the operation voltage of the LSI block as required so that power consumption during data retention can be reduced to a necessary and minimum value and also a battery back-up circuit can be simplified in its constitution.
- the optimum operation voltage according to the characteristic of miniaturized devices constituting the main LSI block can be set independently of the external power supply voltage so that performances of high integration degree, high operation speed, and low power consumption can be obtained simultaneously.
- An object of the present invention is to provide a large scale integrated circuit (LSI) which can operate at a fixed operation speed against wide range fluctuation of an operating power supply voltage.
- LSI large scale integrated circuit
- Another object of the present invention is to provide voltage converter means which can produce a constant output voltage against wide range fluctuation of the operating power supply voltage.
- Still another object of the present invention is to reduce power consumption in an LSI and particularly the power consumption during battery based operation.
- Yet another object of the present invention is to prevent operation failure of an LSI which performs a low voltage operation.
- a further object of the present invention is to provide an LSI with a plurality of input/output levels.
- a further object of the present invention is to provide a dynamic RAM which can perform a low voltage operation.
- a further object of the present invention is to improve a sense amplifier used for the dynamic RAM which performs a low voltage, and its operation.
- FIGS. 1A to 19 B are views showing the basic idea of the present invention and embodiments relative to improvement of a voltage converter, etc. used in the present invention
- FIGS. 20A to 36 C are views showing embodiments relative to improvement of an input/output buffer, etc. used in the present invention.
- FIGS. 37A to 70 D are views showing embodiments relative to improvement of a dynamic RAM, etc. used in the present invention.
- FIGS. 71A to 78 C are views showing embodiments relative to a sense amplifier, etc. used in the dynamic RAM of the present invention.
- the present invention intends to an LSI which can operate at a wide range of an operating power supply voltage (for example 1 to 5.5 V).
- an operating power supply voltage for example 1 to 5.5 V.
- FIGS. 1A and 1B are block diagrams for explaining the basic idea of an LSI chip in accordance with the present invention.
- numeral 1 is an LSI chip which has functions of data storage and/or data processing.
- This LSI chip may be in any form of an memory LSI including a dynamic or static RAM, a serial access memory (SAM) and read-only-memory (ROM); a logic LSI including a microprocessor (MPU), a memory management unit (MMU) and a floating point operation unit (FPU); and a system LSI in which a plurality of these LSIs are integrated.
- SAM serial access memory
- ROM read-only-memory
- MPU microprocessor
- MMU memory management unit
- FPU floating point operation unit
- the individual devices constituting the LSI chip may be bipolar transistors, metal-insulator-semiconductor (MIS) transistors (generally, metal-oxide-semiconductor (MOS) FET), combination of these devices, or devices or material other than Si e.g. GaAs.
- MIS metal-insulator-semiconductor
- MOS metal-oxide-semiconductor
- Numeral 2 is an exemplary power supply circuit which detects a drop of an external power supply voltage (Vext) to shift the LSI chip into a back-up state by a battery. This power supply circuit serves to prevent data stored in the LSI chip from disappearing even when Vext is lowered due to shut-down of the commercially available power source.
- Vext external power supply voltage
- numeral 3 is a voltage drop detection circuit for the power supply voltage
- SW is a switch for preventing current from flowing the battery to an external power supply terminal during data retention
- numeral 4 is a control signal for the switch
- B is a battery by which the entire LSI chip operates in the data retention mode (Vbt is its voltage)
- D is a diode for preventing current from flowing the external power supply into the battery in the normal operation mode.
- This power supply circuit applies to a power supply terminal Vext during normal operation and Vbt-0.7 V (0.7 V is voltage drop in the forward direction of the diode D) during data retention.
- Vext for normal operation is now assumed to be 3.3 ⁇ 0.3 V which is proposed as a future TTL standard power supply voltage, it may be 5 V which is the present TTL standard power supply voltage or the other voltage value.
- Vbt may be 3 V from the primary cell, 2.4 V from two secondary cells connected in series, etc. In the following example, explanation will be given for the case where Vext varies in the range of 3.3 ⁇ 0.3 V and Vbt varies in the range of 1-2 V.
- Numerals 5 a and 5 b are a main circuit block, respectively.
- Numeral 5 is a collection thereof.
- Numeral 6 is a power supply power converter circuit block for converting a power supply voltage Vcc supplied from the outside of the LSI chip into internal power supply voltages V CL1 , and V CLn for the respective circuit blocks.
- numerals 6 a and 6 c are a converter circuit for normal operation, respectively, and numerals 6 b and 6 d are a converter circuit for data retention.
- the external power supply voltage Vext in a wide range (e.g. 1-5.5 V) so that only one power supply voltage can not cover this wide range.
- the power supply voltage converter circuits in the present invention serve to produce output voltages (V CL1 , V CL2 ) on the basis of an input reference voltage V L . For this reason, a plurality of the power supply voltage converter circuits are provided.
- the power supply voltages for the circuit blocks are produced on the basis of the reference voltage as mentioned above. For this reason, if the external power supply voltage Vext or the battery voltage Vbt becomes equal to the reference voltage V L (or the internal voltage V CL1 -V CL2 ), the operation of the voltage converting circuits become unstable. For such a case, a switch 6 a is provided to connect the external power supply voltage with the circuit blocks 5 a and 5 b.
- the internal power supply voltages (e.g. V CL1 , V CL2 ) for the main circuit blocks 5 a and 5 b are adapted to be 1.5 V.
- the external power supply voltage varies in a wide range of 1.5 V to 3.6 V, it is difficult to produce the internal power supply voltage using only one voltage converter.
- a plurality of the voltage converter circuits L 1 and L 1 B are provided.
- the voltage converter circuit L 1 b mainly serves to convert the power supply voltage of 2.5 to 3.6 V into 1.5 V to be supplied to the main circuit 5 a (C 1 ) and the voltage converter L 1 B mainly serves to convert the power supply voltage 1.5 to 2.5 V to be supplied to the main circuit 5 a. Switching of L 1 and L 1 B is controlled by a data retention state signal PD as described later.
- the operation voltage and current required during data retention may be smaller than during normal operation so that even when the current to be consumed in the voltage converter circuits is reduced to lower the driving capability thereof, any trouble does not occur.
- This enables the current consumed in the entire LSI chip to be remarkably reduced together with reduction in the power consumption in the main circuit blocks.
- switching is made between two voltage converter circuits, three or more voltage converters may be provided. Also, only one voltage converter circuit may be used to vary its output voltage and power consumption.
- SW 6 a and SW 6 c are a switch for directly apply the power supply voltage Vcc to the circuit blocks when Vcc is decreased to a value substantially equal to V CL1 or V CLW .
- the power supply voltage converter circuit 6 is constituted by a plurality of switches and a plurality of voltage converter circuits, only one voltage converter circuit may be used when viewed in a block form as long as the same effect can be obtained.
- Numeral 9 is a circuit for generating the reference voltage V on the basis of which the internal power supply voltage V CL1 or V CL2 is created.
- Numeral 8 is a circuit for generating a signal PD indicative of the data retention operation state.
- the signal PD can be generated through several techniques, there is here adopted a method of comparing the power supply voltage Vcc with a reference voltage Vcx and producing the signal PD when the former is smaller than the latter.
- Numeral 10 is a circuit for generating a limiter enable signal LM.
- the external power supply voltage is higher than the internal power supply voltage, thereby operating the voltage converter circuit (voltage limiter), LM of a high voltage (“1”) is generated whereas if the external power supply voltage is decreased to a value equal to the internal power supply voltage, LM of a low voltage of (“0”) is generated.
- the external power supply voltage is directly applied to the main circuit block and also the voltage converter is not operated to restrain power consumption.
- the power supply voltage Vcc is compared with the reference voltage Vcx, and LM is generated if the former is larger than the latter.
- the output voltage and consumed current of the power supply voltage converter circuit 6 can be changed using the above two signals PD and LM.
- Numeral 7 is an input/output buffer circuit
- numeral 11 is an input/output bus for transmitting/receiving control signals and data between the inside and the outside of the chip
- numeral 12 is an internal bus which is within the chip and serves to transmit/receive control signals and data.
- the input/output buffer circuit 7 which also serves as a voltage level converting circuit, can transmit/receive the control signals and data even if the logic swing in the chip does not coincide with that in the outside. In the data retention operation state, the control signals and data are not required to be transmitted/received between the inside and the outside of the chip so that the input/output buffer circuit 7 is turned off by the data retention state signal PD. Thus, the power consumption can be reduced.
- FIG. 1B shows an exemplary concrete constructing of the power supply voltage converter circuit 6 .
- L 1 is constituted by a differential amplifier circuit A OA , and NPN bipolar circuit Q O , and resistors R 01 , R 02 .
- R 01 R 02
- V L 0.75
- V BE is a base-emitter voltage of the bipolar transistor Q O which is about 0.7 V
- the output voltage V CL1 is decreased.
- the voltage converter circuit L 1 operates when V cc is 2.2 V.
- L 1 B is arranged in parallel to L 1 and at the low voltage of V cc , L 1 is switched into L 1 B.
- This voltage converter circuit L 1 B uses the p-channel MOS transistor as a device for supplying the power supply current, so that it advantageously operates in the range where V cc is close to V CL1 .
- the voltage converter circuit V 1 a disadvantage that it is necessary to make careful consideration for the phase characteristic of a feedback loop since the voltage gain of the MOS transistor itself is larger than 1, thereby making difficult the designing of the voltage converter circuit.
- the voltage converter circuit is to be operated in a wide range of the power supply voltage of 1.5 to 3.6 V, it is difficult to design the voltage converter circuit so that it can operate over the entire range of the power supply voltage since the p-channel MOS transistor operates in both saturation region and linear region.
- L 1 by designing L 1 so that it operates in a narrow range of the power supply voltage of 1.5 to 2.5 V, the operation of L 1 B can be stabilized.
- the power supply voltage is 1.5 V or less, it is directly supplied to the internal circuit (circuit block 5 a) by making the switch SW 6 a conductive.
- a p-channel MOS transistor T OS is used as the switch.
- the voltage stabilizing characteristic of the reference voltage generating circuit is generally deteriorated, thereby reducing the reference voltage level.
- the upper limit of the in-phase input range in the differential amplifier circuit is generally slightly lower than the power supply voltage level. Therefore, in order to sufficiently use the characteristic of the differential amplifier circuit, the input reference voltage is desired to be lower than the power supply voltage (1.5 V at the minimum).
- L 1 and L 1 B are activated by a ⁇ overscore (PD) ⁇ signal and PD signal, respectively.
- a bipolar transistor is used in L 1 and a p-channel MOS transistor is used in L 1 B.
- a p-channel MOS may be used for L 1 and L 1 B.
- a more stabilized power supply converter circuit can be provided than the case where only one voltage converter is used.
- a power supply voltage converter circuit which can operate in a wide range of the power supply voltage.
- the operation speed can be represented by an access time for a memory and a maximum clock frequency for a microcomputer (CPU).
- the memory access time includes an address access time which is a time from an address change to data output, a chip select (or chip enable) access time which is a time from input of a chip select (or chip enable) signal to data output and a RAS (or CAS) access time in the case of DRAM which is a time from input of an address strobe signal RAS (or CAS) to data output.
- FIG. 1C shows the RAS access time measured when the present invention is applied to a 64 Mbit DRAM.
- the abscissa represents an external power supply voltage V cc whereas the ordinate represents a RAS access time.
- the RAS access time does not almost vary in the range of V cc to the lowest V cc of about 1.5 V. Also, in the case of an output load capacitance of 100 pF, it does not almost vary in the range of the lowest V cc of 2.0 V. Any conventional LSI does not have such a characteristic (also for the other SRAM or microcomputer although FIG. 1C relates to DRAM).
- FIG. 2A is a graph showing the relation between the power supply voltage V cc and the internal power supply voltage V CL .
- the abscissa represents the power supply voltage V cc and the ordinate represents the internal power supply voltage V CL .
- the power supply voltage for normal operation is set at the range of 3 to 3.6 V; the power supply voltage for data retention is set at the range of 1 to 2 V; and the reference voltage V cx for switching between the normal operation and the data retention is set at 2.5 V.
- the other setting values may be adopted under the condition:
- V cc (min) is a minimum value of the power supply voltage for normal operation
- V BT (max) is a maximum value of the power supply voltage for data retention
- V cx is the reference voltage.
- the internal power supply voltage V cL is set at 1.5 V, it may be set at a suitable value corresponding to the operation characteristic of the circuit within a range not exceeding the power supply voltage V cc .
- V LX is set at 1.5 V.
- FIG. 2B shows an example of the secular change (time-dependent fluctuation) of the internal power supply voltage V cL , and two control signals LM and PD in the case where the power supply voltage V cc is changed in time lapse in the LSI chip.
- V cc is decreased from 3.5 to 1 V in the period of t 1 to t 3 and thereafter is increased from 1 to 3.5 V in the period of t 4 to t 7 .
- the signal PD becomes a high voltage state (“1”), thereby placing the chip into the data retention state.
- the signal LM becomes a low voltage state (“0”), thereby directly supplying the power supply voltage V cc to the chip.
- the voltage values identified here are exemplary, and combination of the other voltages may be adapted in the same manner.
- FIGS. 2C and 2D show an example of the method of generating the limiter enable signal LM and the circuit configuration therefor, respectively.
- the signal LM may be shifted from the high voltage state (“1”) to the low voltage state (“0”) at the point where it becomes first equal to the internal power supply voltage V cL when the power supply voltage is decreased.
- the voltage ⁇ V cc (0 ⁇ 1) which is proportional to V cc and the reference voltage V L are compared in a comparison circuit. And if the former is larger than the latter, the high voltage (“1”) is generated and if the former is larger than the latter, the low voltage (“1”) is generated.
- V cc the voltage proportional to V cc as an input voltage between the high voltage and the low voltage provides an advantage in circuit operation of e.g. of being capable of taking a large voltage amplification factor of the comparison circuit.
- V L 0.75
- V LX 1.5 V.
- the limiter enable signal LM becomes the high voltage state (“1”) thereby operating the power supply voltage converter circuit.
- the voltage proportional to V cc can be generated using resistors.
- FIGS. 2E and 2F show an example of the method of generating the data retention state signal PD and the circuit configuration therefor.
- This circuit configuration can be constituted in the same manner as the above LM generating circuit.
- the voltage ⁇ V cc (0 ⁇ 1) proportional to V cc is applied to an inverting input terminal.
- V cx 2.5 V.
- the data retention state signal PD becomes the high voltage state (“1”), thereby placing the chip into the data retention state.
- the voltage proportional to V cc is generated by resistor division of R 1 and R 2 .
- These resistors may be constituted by any of an impurity diffused layer formed in a semiconductor substrate, poly-silicon and a channel resistor of a MIS-FET.
- FIG. 3A shows one embodiment in which the present invention is applied to an LSI locally incorporating a static memory.
- 5 c is a memory cell array of the static memory
- 5 d is a circuit block such as a logic circuit which does not require data retention.
- the power supply voltage required for 5 c and 5 d is V CL2 and V CL1 , respectively.
- the memory cell array 5 c is constituted by four n-channel MOS-FETs T 6 and T 9 , and two resistor elements R 7 and R 8 . Assuming that the resistance value thereof is R, the current value flowing for one memory cell is V CL2 /R. Therefore, it is desired that the voltage value is made as low as possible within a range of being capable of assuring noise margin.
- V CL2 for normal operation is set at 1.5 V and V CL2 for data retention is set at 1 V.
- the logic block 4 d is constituted by inverters, logic gates, etc.
- T 11 and T 13 with an arrow are p-channel MOS-FET, respectively and T 10 and T 12 are n-channel MOS-FET, respectively.
- V CL1 for normal operation is set at 1.5 V and V CL2 for data retention is set at 0 V.
- the power supply voltage converter circuit 6 a is constituted by a differential amplifier circuit A 1 ; a resistor R 3 and two n-channel MOS-FETs T 3 and T 4 which serve to control the operating current to the differential amplifier circuit; three resistors R 4 to R 6 and a p-channel MOS-FET T 5 which serve to control the feed-back amount to an inverting input of the differential amplifier circuit; and a p-channel MOS-FET T 2 which serves as a switch.
- the limiter enable signal LM becomes a high voltage (“1”). Then, T 1 is cut off and also T 3 is made conductive, thereby supplying a bias current to the differential amplifier circuit A 1 . Thus, the voltage proportional to V L at a non-inverting input of A 1 is output. On the contrary, when the signal LM is a low voltage (“1”), T 3 is cut off and the bias current is not supplied. Then, V cc is directly output as the internal power supply voltage.
- the data retention signal PD becomes a high voltage (“1”). Then, T 2 is cut off, thereby stopping the current supply to the circuit block 5 d. On the other hand, T 4 is cut off and so the value of the bias current to the differential amplifier circuit A 1 is defined.
- the current consumed by the memory cell array in the data retention state is very small and can be regarded as a substantially constant D.C. current in time lapse. Therefore, the load driving capability of the differential amplifier circuit may be much smaller than that in the normal operation so that even if the bias current is remarkably decreased, any difficulty in operation does not occur. Also by making T 5 conductive to increase the feed-back amount in the differential amplifier circuit, the internal power supply voltage for the data retention is decreased.
- V L 0.75 V
- V CL2 is 1.5 V for the normal operation and 1.0 V for data retention.
- FIG. 3B shows an example of the relation between the power supply voltage V cc and internal power supply voltages V CL2 and V CL1 .
- the abscissa represents V cc and the ordinate represents V CL .
- the power supply voltage for normal operation is set at the range of 3 to 3.6 V; the power supply voltage for data retention is set at the range of 1 to 2 V; and the reference voltage V cx for switching between the normal operation and data retention is set at 2.5 V.
- the internal power supply voltages V CL2 and V CL1 for the normal operation are 1.5 V and V CL2 for the data retention is 1 V.
- these voltage values may be set at a suitable value corresponding to the operation characteristic of the circuit within a range not exceeding the power supply voltage V cc .
- FIG. 3C shows an example of the secular change (time-dependent fluctuation) of the internal power supply voltage V cc , and two control signals LM and PD in the case where the power supply voltage V cc is changed in time lapse in the LSI chip.
- V cc is decreased from 3.3 to 2 V in the period of t 0 to t 2 and thereafter is increased from 2 to 3.3 V in the period of t 3 to t 5 .
- the signal PD becomes a high voltage state (“1”), thereby placing the chip into the data retention state.
- V cc is not smaller than 1.5 V so that the signal LM remains a high voltage state (“1”).
- the static memory which can operate at a high speed during the normal operation and retain data with necessary minimum power during the data retention operation, and an LSI which locally incorporates such a static memory.
- the static memory cells with high resistance load are used.
- the present invention can be also applied to the memory array which is constituted by CMOS memory cells each constituting of two CMOS inverters and two selective transistors, or latch circuits consisting of two NAND gates or two NOR gates.
- FIG. 4A shows an embodiment in which the present invention is applied to a dynamic memory.
- 5 e is a dynamic memory which operates at a power supply voltage of 1.5 V or less and in which one memory cell is constituted by an n-channel MOS-FET T 18 and a storage capacitor C S1 .
- Numeral 13 is a memory cell array; numeral 14 is a row address buffer; numeral 15 is a column address buffer; numeral 16 is a row address strobe (RAS) input buffer; numeral 17 is a column address strobe (CAS) input buffer; numeral 18 is a write enable (WE) input buffer; numeral 19 is a data input buffer; numeral 20 is a data output buffer; numeral 21 is a clock generator circuit for generating control clocks on the bias of the row address strobe (RAS) signal; numeral 22 is another clock generator circuit for generating control clocks on the basis of the column address strobe (CAS) signal; numeral 23 is a write clock generator circuit; numeral 24 is a refresh (RFSH) signal generator circuit; numeral 25 is a multiplexer for switching the refresh address and an external input address.
- RAS row address strobe
- CAS column address strobe
- WE write enable
- numeral 19 is a data input buffer
- numeral 20 is a data output buffer
- the dynamic memory data are stored by storing charges in the storage capacitors C s1 so that so-called refresh operation in which signal charges are periodically read out and rewritten is required also in the data retention operation and to this end, a part of the peripheral circuit other than the memory cell array must be operated. Further, in order to assure sufficient noise margin, also in the data retention, the signal charge amount equivalent to in the normal operation must be assured. Then, in this embodiment, the internal power supply voltage is fixed at 1.5 V for both data retention and normal operation.
- the multiplexer 26 is controlled by the signal PD to switch the memory addresses into the addresses from the refresh address generator circuit 25 in the data retention operation.
- the refresh signal RFSH is at a high voltage level (“1”). This signal is supplied to the refresh address generator circuit 25 to sequentially increase or decrease the refresh address. Also the signal RFSH activates the clock generator circuit 21 to generate clocks for refresh.
- the internal power supply voltage V CL is supplied from a power supply voltage converter circuit 6 f of a p-channel MOS-FET T 14 serving as a switch (FIG. 1B, SW 6 a).
- the power supply voltage converter circuit 6 f is constituted by a differential amplifier circuit A 2 ; a resistor R 9 and three n-channel MOS-FET's T 15 , T 16 , and T 17 which serve to control the operation current of the differential amplifier circuit; and two resistors R 10 and R 11 which serve to the feed-back amount to an inverting input of the differential amplifier circuit A 2 .
- the limiter enable signal LM becomes a high voltage (“1”). Then, T 14 is cut off and also T 15 is made conductive, thereby supplying a bias current to the differential amplifier circuit A 2 . Thus, the voltage proportional to V L at an non-inverting input of A 2 is outputted. On the contrary, when the signal LM is a low voltage (“1”), T 15 is cut off and the bias current is not supplied. Then, V cc , which is at a low voltage level, is directly outputted as the internal power supply voltage.
- the data retention signal PD is at the high voltage level (“1”). Then, the transistor T 16 is cut off and the bias current for the differential amplifier A 2 is defined by the resistor R 3 .
- the current consumed in the data retention state and in a period when the peripheral circuit does not operate is small. Therefore, the load driving capability of the differential amplifier circuit may be much smaller than that in the normal operation so that even if the bias current is remarkably decreased, any difficulty in operation does not occur.
- the signal RFSH is fed back to the power supply voltage converter circuit to make the transistor T 17 conductive, thereby making the bias current for A 2 substantially equivalent to that in the normal operation.
- FIG. 4B shows an example of the secular change (time-dependent fluctuation) of the internal power supply voltage V cL , two control signals LM and PD, the refresh signal RFSH, and the bias current for the differential amplifier circuit A 2 in the case where the power supply voltage V cc is changed in time lapse in the LSI chip.
- V cc is decreased from 3.3 to 2 V in the period of t 0 to t 2 and thereafter A increased from 2 to 3.3 V in the period of t 3 to T 5 .
- the signal PD becomes a high voltage state (“1”), thereby placing the chip into the data retention state.
- V cc is not smaller than 1.5 V so that the signal LM remains a high voltage state (“1”).
- the bias current I B1 substantially equal to that in the normal operation is caused to flow and in the other period, a sufficiently small bias current I B2 is caused to flow.
- a so-called address multiplex system in which a row address and column address are taken in under time exchange is used.
- the present invention can be applied to a general system in which all address are simultaneously taken in.
- a dynamic memory as described later in which the plate is driven to reduce the voltage amplitude in data lines, a memory with further reduced power consumption can be realized.
- FIGS. 5A and 5B show an example of the timing of the refresh signal RFSH during the data retention state, respectively.
- refresh of the entire memory array is intended in 4096 cycles.
- power supply voltage e.g. 1.5 V or less
- power consumed in the entire memory can be greatly decreased so that the memory with large capacity of 64 Mb or so does not require to increase the number of the refresh cycles to the number exceeding 4096, thereby making it easy to construct the system.
- refresh with a short interval i.e. the signal RFSH with a relatively short period T c1 is generated. This is because the refresh control in the normal operation is not relative to the internal refresh.
- the signal RFSH is generated at a fixed period T c2 after the short interval refresh.
- the short interval refresh is repeated at a period of T c3 .
- the period of the signal RFSH is set at the same period T c1 as the initial short interval refresh. Although the other period may be used, use of the same period is convenient in the construction of the signal generator circuit.
- FIG. 6 is a graph showing an example of dependency of the refresh period (cycle time) T c2 upon the chip temperature in the example of FIG. 5 A.
- the relation between the chip temperature and data retention time is discussed in e.g. IEEE Transactions on Electron Devices, Vol. 35, No. 9, pp. 1257-1263, August 1987.
- the data retention time varies in about three orders of magnitude when the chip temperature changes in the range of 0° to 100° C. Therefore, if the refresh period T c2 is varied as shown in FIG. 6, it can accord with the actual data retention characteristic.
- the power consumed in a chip in a data retention state is very low so that there is not almost a difference between the atmospheric temperature and the chip temperature.
- FIG. 7 is a graph showing an example of the occurrence of refresh failure in the example of FIG. 5 B.
- the abscissa represents the refresh period and the ordinate represents the number of accumulated fall bits.
- T c3 the refresh period
- the damaged memory cells can be restored by means of a so-called redundancy technique in which they are replaced by redundant memory cells previously provided on the chip. This technique is discussed in IEEE Journal of Solid-State Circuit, Vol. 16, No. 5, pp. 479-487, 1981. This technique can be also applied to the refresh failure as shown in FIG. 7 .
- the conventional redundancy technique however, a disadvantage of increasing the chip area since it requires redundant memory cells.
- FIGS. 8A, 8 B, and 8 C are views for explaining a refresh failure relief technique which does not use redundant memory cells.
- This technique intends to refresh only the memory cell, which result in failure at the refresh period T c3 in FIG. 7, at the refresh period e.g. T c4 which is shorter than T c3 .
- This technique will be explained below with reference to FIGS. 8A, 8 B, and 8 C.
- FIG. 8A shows an example of the timing of the refresh signal RFSH during data retention state when using this failure relief technique.
- an address 1 is in refresh failure.
- the address 1 is refreshed at the period T c4 between one short interval refresh and the subsequent short interval refresh.
- the current consumed in this case can be remarkably reduced as compared with the case where entire addresses are refreshed at the short period T c4 , Incidentally, the condition of 4096 ⁇ T c1 ⁇ T c4 ⁇ T c3 among the respective refresh periods.
- FIG. 8B shows an exemplary circuit arrangement for generating the refresh address and the refresh signal RFSH.
- FIG. 8C shows the operation timing thereof.
- OSC is an oscillator for generating a clock ⁇ 0 ;
- DV 1 , DV 4 , and DV 3 are a frequency divider for generating a clock ⁇ 1 , ⁇ 4 and ⁇ 3 having the period that is integer-time as long as the clock ⁇ 0 , respectively;
- 30 is a synchronous counter with 13 bits;
- 31 is refresh address generator circuit;
- 32 is a refresh signal (RFSH) generator circuit;
- I 1 is an inverter;
- G 1 is an AND gate; and
- G 2 is an OR gate.
- the counter 30 is operated by the clock ⁇ 1 and starts count from the state where a high voltage (“1”) is applied to a reset terminal to reset all of the counter outputs at a low voltage (“0”).
- the counter output Q 12 becomes a high voltage (“1”), the counting is stopped.
- e is a counter enable signal. Since e is at the high voltage level (“1”) while the counter operates, the outputs Q 0 to Q 11 of the counter are outputted at the outputs a r0 to a r11 of the refresh address generator circuit 31 .
- the dynamic memory in accordance with this embodiment can stably operated by operating the internal circuit at a low voltage of e.g. 1.5 V.
- FIG. 9 shows the other embodiment of the present invention in which shift to the data retention state is controlled by a detection circuit provided outside the chip.
- 4 b is a data retention state signal which is generated by a detection circuit 3 and supplied to an LSI chip
- IB the LSI chip which has functions of data storage or data processing like the LSI chip of FIG. 1B
- PAD 3 is a bounding pad for receiving the data retention state signal.
- the LSI chip of FIG. 9 is different from the LSI chip of FIG.
- This chip may be designed individually from the LSI chip of FIG. 1, otherwise one chip, after having been designed, may be divided through exchange of bondings or master slice of aluminum wirings.
- FIG. 10 shows the case where the LSI chip of FIG. 9 is operated using a battery as a power supply source and the signal PD is inputted from outside of the LSI chip.
- the voltage value of the battery is distributed in a wide range of 1 to 3.6 V in accordance with its kind.
- FIG. 10B shows dependency of the internal power supply voltage V cL upon the power supply voltage V cc .
- V cL 1.5 V for V cL of 1.5 V
- V cL V cc for V cc of 1 to 1.5 V.
- an LSI the operation performance e.g. operation speed, consumed current, operation margin, etc.
- shift to the data retention state can be made as required without varying the power supply voltage so that unnecessary power consumption can be restrained in accordance with the state of the system.
- the operation time of an electronic device which operates by a battery can be lengthened.
- FIG. 10C shows an exemplary concrete construction of the power supply voltage converter.
- L 1 H is designed to perform an optimum operation at a relatively high power supply voltage (e.g. 2.5 to 3.6 V)
- L 1 L is designed to perform an optimum operation at a relatively low power supply voltage (1.5 to 2.5 V).
- the respective voltage converter circuits are controlled to be in an operation state when control signals LH and LL are at a high level.
- the data retention state signal PD becomes a high voltage state to place the chip in the data retention state
- the bias current for the differential amplifier circuit is reduced to a low level, thereby reducing the current consumed in the voltage converter circuit and so reducing the power consumed in the LSI chip.
- both voltage converter circuits are turned off and also a switch SW 6 a is switched on, thereby supplying the external power supply voltage to the internal circuit.
- an LSI which can-operate at several power supply voltages can be provided without sacrificing the operation performance of the main circuit. Further, the chip can be switched into a low power consumption mode such as data retention mode as required through external control, thereby reducing the power required during the operation using a battery.
- FIG. 11A shows an exemplary construction of an LSI in which the battery back-up circuits as shown in FIGS. 1 A and FIG. 9 are integrated on a chip and switching of power supply sources are performed on the chip.
- 1 C is an LSI chip which has a function of data storage or data processing like the LSI chip of FIG. 1A;
- numeral 40 is a power supply switching circuit;
- numeral 41 is a voltage drop detector circuit;
- SL and SB are a switching signal generated by the voltage drop detector circuit, respectively;
- SW 40a and SW 40b are switch for switching the power supply sources by the switching signal S L or S B respectively;
- PAD 4 is a bonding pad to which the voltage of a battery is applied.
- a power supply switching circuit in accordance with the characteristic of the LSI can be incorporated so that a user is not required to think of the voltage fluctuation caused by switching of the power supply sources, thereby providing a very convenient chip.
- FIG. 11B shows an exemplary concrete construction of the power supply switching circuit 40 .
- numerals 42 and 43 are a differential amplifier circuit, respectively; numerals 44 and 45 are an output therefor; T 19 and T 20 are P-channel MOS-FETs corresponding to a switch for switching the power supply sources, respectively; and numeral 46 is an output of the power supply switching circuit 40 . Explanation will be given for the operation of this power supply switching circuit 40 .
- Voltages ⁇ V cc and ⁇ V BT in proportion to V cc (power supply voltage) and V BT (battery voltage) are applied to the non-inverting input and the inverting input of the differential amplifier circuit 42 respectively, Likewise, voltages ⁇ V BT and ⁇ V cc in proportion to V BT and V cc are applied to the non-inverting input and the inverting input of the differential amplifier circuit 43 .
- Which is a proportion on constant satisfying the condition 0 ⁇ 1 is to be desired to be a value capable of providing a sufficient voltage gain and output amplitude in the differential amplifier circuit.
- the above proportional voltages can be generated using resistors.
- the outputs 44 and 45 of the differential amplifier circuits 42 and 43 are applied to the gates of the transistors T 19 and T 20 .
- V cc >V BT
- a high voltage (V cc ) appears at the output 44 and a low voltage ( ⁇ V cc ⁇ V T ) appears at the output 45 so that the transistor T 19 is made conductive and the transistor T 20 is non-conductive.
- V cc is output as an internal power supply voltage V INT
- V cc ⁇ V BT the low voltage ( ⁇ V ⁇ V T ) appears at the output 44 and the high voltage (V BT ) appears at the output 45 so that the transistor T 19 is made conductive and the transistor T 20 is made non-conductive.
- V BT is output as V INT
- This circuit operates in the same manner even when either one of V cc and V BT is 0 V so that even when only one of V cc and V BT is supplied, the supplied voltage is output as it is as a power supply voltage for the internal circuit.
- FIG. 11C shows a example of the dependency of V INT upon V cc with V BT 1.5 V.
- V INT V cc
- V INT 1.5 V. Since V INT varies continuously, kink which has adverse effect on the operation of the LSI is not generated. In this way, the voltage switching circuit can be constructed in a relatively simplified circuit so that even when incorporated on an LSI chip, it does not almost increase the chip area.
- MOS-FET's are used in this example, the other devices e.g. bipolar transistors may be used.
- the basic idea of the LSI chip in which the main circuit block operates at the voltage of 1.5 V or less has been explained.
- more detailed embodiments will be explained mainly in relation to a dynamic memory. It has been considered generally that the dynamic memory is difficult to operate at a low voltage as compared with a logic LSI or a static memory.
- the first reason is that the signal charge amount defined by a product of a storage voltage and storage capacitance is reduced due to voltage lowering, thereby decreasing the SIN.
- the storage capacitance of the memory cells may be a value (e.g. 30 to 40 fF) substantially equivalent to the conventional technique.
- the memory cell storage capacitance is set at 60 to 80 fF.
- the second problem to be solved for the low voltage operation is to simultaneously realize a high speed operation and low current consumption.
- the third problem is to realize a device or circuit which permits a low voltage operation circuit and a high voltage operation circuit to be integrated on the same chip.
- the third problem ⁇ 1 particularly problematic when the voltage ratio of a high voltage source to a low voltage source is 2 or more.
- a technique in which the third problem can be solved by two kinds of devices for low and high voltages are formed on the same chip is disclosed in U.S. Pat. No, 4,482,985. This technique permits the circuits for both the low and high voltage power sources to be constructed using optimized devices but a disadvantage that the production process of an LSI is made complicated.
- CMOS-FET Complementary MOS-FET
- bipolar transistor, junction transistor or device of material other than silicon may be used as long as the same effect is obtained.
- FIG. 12A shows a relation between the gate-source voltage V GS of an n-channel MOS-FET and the drain current I 0 .
- This relation is classified into (i) a square root region where the square root of I 0 is substantially proportional to V GS , and (ii) a sub-threshold region where I O is proportional to the exponential function of V GS in a region with a lower V GT .
- V T1 is a so-called gate threshold voltage at which the drain current start to flow when it is assumed that the current-voltage characteristic can be approximated by the square root disregarding the region of (ii) V T0 is the other definition of the gate threshold voltage at which the drain current can be regarded approximately zero in the circuit operation.
- the difference between V t1 and V T0 is about 0.2 V (V T1 >V 0 ).
- the current driving capability of an actual MOS-FET is related with V GS ⁇ V T1 and the static current in a stand-by state is related with V T0 .
- a CMOS sense amplifier or differential amplifier in which MOS-FET must be operated by a voltage e.g.
- the stand-by current of the entire chip can be limited to about 10 ⁇ A. Even if the threshold voltage fluctuates by ⁇ 0.1 V due to unevenness of several production processes, the circuit operation at the power supply voltage of 1 V can be realized and also the stand-by current of the entire chip can be limited to 100 ⁇ A or less.
- the channel length is set at 0.3 ⁇ m, so that a sufficient operation speed can be obtained at the power supply voltage of 1 V.
- FIG. 12B shows dependency of the gate threshold voltage V cc upon the channel length in two n-channel MOS-FET's (case 1 and case 2 ).
- Case 1 is the characteristic of the device fabricated in accordance with the condition in the case where a substrate bias voltage is applied which is common in the dynamic memory (DRAM) based on the conventional concept
- the device of the case 1 has the following three problems.
- the substrate bias voltage which is generated by a substrate bias voltage generator circuit provided on a chip, fluctuates due to production unevenness and also greatly varies in dine lapse depending on the number of operating circuits. Therefore, the gate threshold voltage, which is strongly modulated by the substrate bias voltage, can not satisfy the condition required for the low voltage operation with high accuracy.
- the gate threshold voltage is placed at a value lower than 0.3 V (e.g. 0 V) due to the body effect (see the broken line in FIG. 12 B). Also, the substrate is substantially in a floating state so that the substrate voltage is transiently increased due to capacitive coupling with V cc thereby making the gate threshold voltage minus. Thus, the MOS-FET in a peripheral circuit is made conductive so that a large transient current flows.
- the reason why the substrate voltage fluctuates is that the conventional substrate bias generator circuit is formed on the chip and so does not have sufficient driving capability.
- the reason why the substrate voltage ( ⁇ 3 V) is conventionally applied is that the case where the input voltage of a signal is decreased is considered. More specifically, when the input voltage is decreased from 0 V, if the substrate voltage is 0 V, the p-n junction is forward-biased, thus injecting minority carriers. The minority carriers, which destroy data stored in the memory, are not very preferable. Then, it has been conventionally permitted that the signal input voltage is decreased.
- FIG. 13 shows the gate oxide film thickness t ox , electric channel length (effective channel length) L dff and gate threshold voltages V T1 and V T0 of the device used in the main circuit of a dynamic memory which is capable of operating at a minimum voltage of 1 V.
- the values in parentheses mean the range of fluctuation due to production evenness, etc.
- FIGS. 14A and 14B show parts of the sectional structure of the dynamic memory in accordance with the present invention.
- a minus voltage is applied to the substrate for the following three reasons:
- the depiction layer below the channel is extended so that the potential at the channel becomes hard to be dependent on the substrate voltage.
- the gate threshold voltage is not almost affected by fluctuation of the substrate voltage. In other words, the body effect coefficient of the gate threshold voltage becomes small. This is convenient in the operation of a partial circuit of the memory.
- a substrate structure which permits a plurality of substrate voltages to be applied in CMOS-LSI is disclosed in JP-A-62-119958 (corresponding to U.S. patent application Ser. No. 87256).
- JP-A-62-119958 corresponding to U.S. patent application Ser. No. 87256.
- a low voltage LSI with the performances of high noise resistance, high operation speed and low power consumption can be constructed.
- An example of such a low voltage LSI using the substrate structure shown in FIGS. 14A and 14B will be explained.
- the impurity concentration of a p-type Si substrate is about 1 ⁇ 10 15 cm ⁇ 3 .
- Formed in the substrate are two kinds of n-wells (N 1 and N 2 ) which are provided through two different steps and one kind of p-well.
- the impurity concentration of each well is for example about 1 ⁇ 10 16 cm ⁇ 3 for N 2 well, and 5 ⁇ 10 16 cm ⁇ 3 for N 1 well and P well (these values may be changed in accordance with the device size).
- numerals 50 are thick oxide about 500 nm for making electric isolation between active regions, respectively; numerals 51 are first polysilicon electrodes for, forming storage capacitors, respectively; 52 's are second polysilicon electrodes serving as gate electrodes of MOS-FET, respectively; numerals 53 and 54 are n-impurity diffused layers having impurity concentration of about 2 ⁇ 10 20 cm ⁇ 3 which are formed in a self-aligned manner using as a mask these thick oxide film and poly-silicon electrodes, respectively; and numerals 55 , 56 and 57 are p-impurity diffused layers in the same manner.
- the p-substrate is fixed to ground potential (V SS ) through the diffused layer 56 .
- an N-channel MOS-FET T N2 in the peripheral circuit is formed in the P-well which is distinct from a memory cell array and electrically isolated from the P-substrate.
- an individual substrate voltage in accordance with the overshoot or undershoot can be applied, To electrically isolate the P-well where the memory cell array is formed from the P-substrate has the other following advantages.
- the N 2 well covering the memory cell serves as a barrier for the minority carriers diffusing through the substrate. This restrains collection of noise charges into the storage capacitor, thus improving the noise resistance.
- the stabilized operation of the memory cell array and the high speed operation and low power consumption in the peripheral circuit can be simultaneously realized.
- the case of using the P-substrate was explained, using an N-substrate can provide the same effect.
- the battery operation and battery back-up operation to which the present invention is directed must consider use of the apparatus in an atmosphere where the power supply voltage greatly varies.
- FIGS. 15A and 15B show an example of the LSI circuit which has a function of data retention and the voltage lowering of which can be further advanced in accordance with the present invention.
- FIG. 15A shows an example of the peripheral circuit.
- numeral 60 is a circuit block operating at a power supply voltage of V cL1 ;
- numeral 61 is a circuit block operating at a voltage of V CL2 ;
- V BP1 is a substrate bias voltage for N-channel MOS-FETs in the circuit block 61 ;
- V BP2 is a substrate voltage for P-channel MOS-FETs in the circuit block 61 .
- the circuit block 61 is required to operate also during the data retention and the value of V CL2 ; is fixed regardless of the operation state.
- threshold voltage V In order to operate the circuit at a range of the power supply voltage to 0.5 V or so, threshold voltage V must be set at a range of 0 to 0.1 V or so. Then, the circuit does not operate and even with the gate-source voltage of 0 V, a current of 1 ⁇ A, or so flows through MOS-FET. And a large current of 10 mA flows through the entire chip. In order to reduce the current consumed during the data retention, this static current must be reduced. Generally, the operating speed may be slower during the data retention than during the normal operation.
- the threshold voltage of MOS-FETs during the data retention is changed toward the direction in which the device is hard to be conductive (the threshold voltage of the N-channel MOS-FET is made high and that of the P-channel MOS-FET is made low) as compared with that during the normal operation.
- FIG. 15B shows an example of a circuit for generating the substrate voltage V BP1 , of the N-channel MOS-FET, and FIG. 15C shows the operation timing thereof.
- numeral 62 is a ring oscillator constituted by inverters I 2 to I 3 and an NAND gate
- numeral 63 is a charge pumping circuit constituted by two MOS-FETs T 40 and T 41 and a capacitor C
- T 42 and T 43 are N-channel MOS-FETs, respectively
- T 44 is a P-channel MOS-FET.
- MOS-FET T 44 is made conductive and anode N 1 is at a high voltage level (“1”) so that MOS-FET T 42 is made conductive and V BP1 becomes ground potential.
- MOS-FET T 43 is made conductive and the node N 1 becomes the same level as V BP1 so that MOS-FET T 42 is cut off.
- the ring oscillator 62 and the charge pumping circuit 63 operate, thus producing a minus V BP1 .
- the substrate bias voltage is always applied to the memory cell array.
- the substrate bias voltage in operating the memory by a low voltage power supply of 1 V or less, the high speed operation for the normal operation and low power consumption for the data retention can be realized. It should be noted that the idea mentioned above can be adapted to a circuit for generating V BN1 .
- FIG. 16A shows the circuit construction of the dynamic memory.
- MA 1 and MA 2 are memory cell arrays; DA 1 is a dummy cell array; W 0 to Wm are a word line; D 0 , ⁇ overscore (D 0 ) ⁇ , Dn and ⁇ overscore (Dn) ⁇ are data lines; DW 0 and DW 1 are dummy word lines; XD is a word line selecting circuit; DWD is a dummy word line selecting circuit; T 52 to T 55 are left mat selecting transistors for controlling the connection of a left mat MA 1 with sense amplifiers; SHRL is a selective signal therefor; T 56 to T 59 are right mat selecting transistors for controlling the connection of a right mat MA 2 with the sense amplifiers; SHRR is a selective signal therefor; PR 0 to PRn are precharge circuits for setting the voltage of data lines during non-selection at a potential P; ⁇ overscore ( ⁇ p +L ) ⁇ is a precharge signal;
- the value of the storage capacitance C is set at 50 to 80 fF or so as previously mentioned, and the value of the data line capacitance is set at 250 to 300 fF.
- the read-out signal voltage is about 150 mV which is enough to operate the sense amplifiers.
- FIG. 16B shows the voltage waveforms at the respective parts at the time of data read-out with the power supply voltage of 1.5 V.
- the following description relates to the case where the read-out operation from the memory cells is intended and also the word line W 0 is selected.
- the precharge voltage of the data lines and the voltage at an opposite electrode (plate) of the cell storage capacitor are set at 0.75 V which is half the power supply voltage. In this way, (1) the capacitive coupling noise which is generated in charging/discharging or precharging the data lines is minimized and also (2) with the voltage applied to an insulating film serving as the storage capacitor being minimized, making the insulating thin film realizes to increase the storage capacitance.
- the voltage level of the common I/O lines can be increased to the neighborhood of the power supply voltage, and (2) the signal amplitude of the common I/O lines can be decreased (e.g. 50 mV) so that the operation margin in applying the Y selecting signal Y 0 to read a signal can be increased.
- the write for the memory can be performed by driving the I/O lines with the data input buffer DiB as usual. During data retention, data are not required to be externally so that the Y selecting signal Y 0 remains at a low voltage level (“1”) as indicated by a broken line (FIG. 16 B). Also, the Y address selecting circuit, the data input buffer, the data output buffer, etc. are not required to be operated.
- the driving capability of the common source driving circuit CD for the sense amplifiers is decreased to decrease the time change coefficient of the data line voltage.
- the peak current due to charging/discharging of the data lines is reduced.
- FIG. 17A shows a circuit arrangement of the 1 ⁇ 2 V CL generating circuit.
- T 60 and T 62 are N-channel MOS-FETs;
- T 61 and T 63 are P-channel MOS-FETs;
- R 20 and R 21 are resistors for setting the bias current.
- the ratio of R 20 to R 21 in their resistance value is selected so that the voltage at a node N 4 and a node P is substantially half as large as V CL2 .
- FIG. 17B shows a section structure of the N-channel MOS-FETs T 60 and T 62 .
- numeral 65 is an n-diffused layer for providing the potential at an N 2 well
- numeral 66 is a p-diffused layer for providing the potential at a P well
- numerals 67 and 68 are n-diffused layers serving as a source and drain of the N-channel MOS-FETs.
- The, p-diffused layer 66 which provides the substrate voltage of the MOS-FET is connected with the source thereof through external wiring.
- Applied to the N 2 well is the maximum voltage of the system i.e. V CL2 .
- the MOS-FET can be formed in the P well electrically isolated from the substrate so that the circuit suited for low voltage operation in which the threshold voltage is not affected by the body effect can be constructed.
- This example can be applied to a differential amplifier, etc. in which the source is operated at a higher voltage than ground potential.
- FIG. 18A shows a circuit arrangement of the word line driving circuit and FIG. 18B shows an operation timing chart thereof.
- T 82 is a memory cell transistor
- C S3 is a storage capacitor
- T 80 and T 81 are N-channel MOS-FETs.
- the circuit shown in FIG. 18A is generally referred to a self-boost circuit.
- a selection signal for the word line selecting circuit BLVD of FIG. 16A is applied to a terminal S. This signal is at a high voltage level (e.g. 1.5 V) during selection and is at a low voltage level (0 V) during non-selection.
- V CL ⁇ V T0 (V T0 is the threshold voltage of T 81 ) is applied to a node N 7 during the selection and 0 V is applied to the node N 7 during non-selection.
- a higher pulse voltage e.g. 2.2 V
- the MOS-FET T 80 is not conductive, during the selection the node N 7 is boosted to a high voltage through coupling with the gate capacitance of the transistor T 80 .
- the substrate voltage is connected the drain on the side of signal driving (by the selection signal S and the pulse voltage X in this example) (for convenience of explanation, the drain is defined as a terminal to which the driving signals are applied).
- FIG. 18C shows a sectional structure of such a MOS-FET and FIG. 18D shows the equivalent circuit thereof.
- the sectional structure is the same as that of FIG. 17B, wiring thereof is different from the latter. Since the potential at the P well coincides with the potential at the drain, the wiring is equivalent to that as shown on the left side of FIG. 18D, there is provided a bipolar transistor having a collector and a base connected with the drain and having an emitter connected with the source.
- the bipolar transistor, in which its collector and base are connected actually serves as a diode, and the wiring can be expressed as an equivalent circuit as shown on the right side in FIG. 18 D.
- the MOS-FET in which the substrate voltage is forward-biased for the source and the diode D L are connected in parallel.
- the diode D L is reverse-biased to be cut-off and so only the MOS-FET, in which the substrate voltage is connected with the drain on the low voltage side, operates. Therefore, the threshold voltage in the former case is lower than that in the latter case, so that in the former case, the MOS-FET is likely to be conductive.
- the diode when the voltage difference is equal to 0.7 V or more, the diode is conductive so that in the former case, current is further likely to flow.
- the threshold voltage of the MOS-FETs T 80 and T 81 in driving the word line can be set at a low voltage so that also at a low power supply voltage the driving signal X can be outputted to the word line as it is.
- Such asymmetrical characteristic is efficient particularly for a self-boost circuit or the like but permits the low voltage operation to be improved also when it is applied to a rectifier circuit used in a charge pumping circuit for e.g. a pass-gate or a substrate bias voltage circuit.
- FIGS. 19A and 19B show an exemplary circuit arrangement of the common source driving circuit, respectively.
- T 85 and T 86 are N-channel MOS-FETs for driving the common source; and G 5 is an AND gate.
- a signal ⁇ overscore (PD) ⁇ is a high voltage level (“1”) and is synchronized with an input common source driving signal ⁇ cs so that both T 85 and T 86 become conductive.
- ⁇ overscore (PD) ⁇ is at a low voltage level (“0”) so that only T 85 becomes conductive in response to an input ⁇ cs .
- the conductance of T 85 and T 86 the operation speed can be preferred during the normal operation whereas the peak current can be reduced in compensation for sacrificing the operation speed.
- T 90 is an N-channel MOS-FET for driving the common source; T 91 , T 93 and T 94 are P-channel MOS-FETs; T 92 is a P-channel MOS-FET; G 5 is a NAND gate; G 7 is an AND gate; and R 25 is a resistor for supplying a bias current to T 94 .
- a signal PD is at a low voltage level (“0”), thus cutting off T 93 .
- a signal PD is at low voltage level (“0”) and so T 93 is cut off.
- the voltage at a node 8 becomes V CL in synchronization with the input of ⁇ cs , thus driving T 90 .
- the signal PD is at a high voltage (“1”) and so T 93 is cut off.
- T 93 becomes conductive so that the voltage at the node 8 coincides with the gate voltage of T 94 .
- a current mirror circuit is constituted by T 90 and T 94 so that the driving current for the common source is proportional to (V CL ⁇ V T1 )/R 25 where the proportional coefficient is defined by the ratio of T 90 and T 94 in their channel conductance.
- the common source is driven during the data retention with a constant controlled current so that the transient decrease in the power supply voltage due to the internal impedance of a battery does not occur, thus realizing the stabilized operation.
- the means other than the above current mirror circuit may be used as long as it can control the driving current during the data retention.
- a dynamic memory assuring its operation at a minimum power supply voltage of 1 V can be realized.
- a technique of individually providing common I/O lines for both read and write whereby the operation margin during the read and write can be further improved may be adopted which is disclosed in JP-A-61-142549 and JA-A-61-170992. This technique permits the memory to be stably operated at a low power supply voltage of 1 V or so without being affected by variations of the devices.
- the circuits which can operate at a relatively high external voltage are also indispensable. These circuits at least include the following circuit:
- the circuit block is constituted by only the devices operated by the internal power supply voltage. In this case, circuit contrivance is made so that the external power supply voltage is not directly applied to the devices.
- FIG. 20A shows an exemplary arrangement of the inverter circuit in accordance with the present invention.
- T 100 and T 102 is an N-channel MOS-FET
- T 101 and T 103 is a P-channel MOS-FET
- in 1 and in 2 are a first and a second in-phase input terminal, respectively
- out 1 and out 2 are a first and a second in-phase output terminal, respectively
- Out is a third output terminal
- Vn and Vp are bias power supply voltages for the N-channel and the P-channel MOS-FET, respectively.
- Vn and Vp have dependency on the power supply voltage as shown in FIG. 20 B.
- the voltage at the output terminal out 1 is Vn ⁇ V TN at the maximum so that the maximum voltage applied to the gate oxide film of the transistor T 100 is limited to V n ⁇ V TN .
- the maximum voltage applied to the gate oxide film of the transistor T 101 is limited to V cc ⁇ V p +
- V TN is a gate threshold voltage of T 102 and V TP is a gate threshold voltage of T 103 .
- the signal levels at two output terminals out 1 and out 2 become 0 ⁇ V n ⁇ V PN and V cc ⁇ V p +
- 0 ⁇ V cc i.e. full-amplitude can be outputted to the third output.
- the voltage at each node is as shown in FIG. 20 C.
- the left side array relates to the case where an input is at an low level and the right side array relates to the case where an input is at a high level.
- the voltage at in 1 is 0 V
- the voltage at in 2 is V p +
- the high level voltage is produced at the outputs, more specifically, V n ⁇ V TN is outputted at out 1 and V cc is outputted at out 2 .
- V n ⁇ V TN and the voltage at in 2 is V cc so that when an input is at a high level, the voltage at in 1 the transistor T 100 is turned on and the transistor T 101 is cut off.
- the low level voltage is produced at the outputs, more specifically, 0 V is output at out 1 and V p +
- the maximum voltage applied to the gate oxide film of each transistor is listed on the table of FIG. 20 D.
- the maximum voltage applied to the gate oxide film is limited to 1 ⁇ 2 V cc and the maximum voltage applied between the drain and the source thereof i limited to 1 ⁇ 2 V cc +V TN or to 1 ⁇ 2 V cc +
- V n and V cc ⁇ V p are desired to be constant at a low power supply voltage.
- the channel conductance of T 102 and T 103 is desired to be larger than that of T 100 an T 101 , respectively. In this way, realized is a circuit which can operate, without deteriorating the device characteristic, at a power supply voltage range reaching about twice as large as the maximum voltage applied to the devices.
- the substrate potential of the N channel MOS-FET is connected with the minimum voltage of the system, i.e. V ss while the substrate potential of the P channel MOS-FET is connected with the maximum voltage of the system, i.e. V cc .
- V ss minimum voltage of the system
- V cc maximum voltage of the system
- FIG. 21A shows an exemplary arrangement of the inverter array (inverter chain) in which a plurality of stages of the inverters, each with an improved operation characteristic for a low power supply voltage through the connection of the substrate with the source, are connected.
- these inverters can be connected without inserting a level converting circuit as they are.
- a driver circuit which requires a large load driving capability like an output buffer can be constructed.
- the waveforms at the input and output are as shown in FIG. 21 B.
- the amplitude of the output signal for driving the subsequent inverter stage is almost constant (1.7 V) regardless of the power supply voltage. Therefore, the driving capability of MOS-FET for charging/discharging the gate capability of the subsequent inverter stage does not depend on the power supply voltage so that the delay time (t 1 ⁇ t 6 ) from the input to the output is substantially constant regardless of the power supply voltage.
- the access time of e.g. a memory LSI does not almost vary even in a wide power supply voltage range of 1.5 to 5 V, thus providing an LSI chip which is convenient for constructing a system.
- FIGS. 22A and 22B are exemplary arrangements of the circuit for generating the bias voltage V n and V p shown in FIG. 20 A.
- T 114 to T 117 the channel portion of which are indicated by thick solid lines are N channel MOS-FETs having a high threshold voltage
- T 112 and T 113 are MOS-FETs for supplying a bias voltage
- numeral 72 is a bias generating circuit for generating the gate voltage for T 112 and T 113 to set an optimum bias current
- C N1 and C P1 are decoupling capacitors.
- the value of the bias current is set by the resistance of a resistor R 30 and the ratio between T 113 and T 112 in their channel conductance.
- the N channel MOS-FET's having a high threshold voltage are, after their gate oxide film has been formed, for example, by introducing P type impurities through the ion injection using resist as mask.
- threshold voltage is set at 1 V.
- the MOS-FETs T 112 and T 113 serve as a power supply voltage.
- V cc when the power supply voltage V cc is 2 V or more, the value of V n is about twice (about 2 V) as large as the above high threshold voltage and when V cc is lower than 2 V, V n is substantially equal to V cc .
- V cc is 2 V or more
- the value of V p is about V cc ⁇ 2 V and when V cc is lower than 2 V, V p is substantially equal to 0 V.
- FIG. 22B shows the other arrangement example of the bias voltage generating circuit. Although only the V n generating circuit is shown, V p generating circuit can be constructed in the same manner.
- T 123 is an N channel MOS-FET having a high threshold voltage
- T 121 is a P channel MOS-FET for supplying a bias current
- T 120 and R 31 constitute a bias generating circuit for generating the gate voltage for T 121 to set an optimum bias current
- C N1 is a decoupling capacitor
- R 32 and R 33 are resistors.
- the threshold voltage of T 123 is V PE
- V n is V TE ⁇ (R 32 +R 33 )/R 33 .
- V n can be set at any optional value which is equal to V PE or more.
- the bias voltage having the characteristic as shown in FIG. 20B can be generated.
- the resistors in this example may be constituted by any of the channel of MOS-FET, the impurity diffused layer and the wiring layer of polysilicon, etc.
- FIG. 23A shows an example of the manner of providing the bias voltages V n and V p suitable to the aging test.
- V p and V n are adapted to increase in proportion to the power supply voltage V cc . Further, by setting the value of V n and V p at a half value of the power supply voltage in this way, the maximum voltages applied to the respective transistors in e.g. FIG. 22C are substantially equal to each other so that stress is prevented from being concentrated to partial transistors.
- FIG. 23B shows one embodiment of a circuit arrangement for generating the bias voltages V n and V p .
- numeral 72 is a maximum value output circuit for comparing the voltages at two nodes N 9 and N 10 to output the maximum voltage;
- T 140 and T 141 are N channel MOS-FETs having a high threshold voltage;
- R 36 is a resistor for supplying a bias current to MOS-FETs;
- R 38 and R 39 are resistors for dividing the power supply voltage V cc to provide 1 ⁇ 2 V cc and R 38 ⁇ R 39 .
- the maximum value output circuit is constituted by differential amplifier circuits A 10 and A 11 , P channel MOS-FETs T 142 and T 143 , and R 37 which is provided for preventing the impedance of a node N 11 for ground side from being infinite.
- the operation of the maximum value output circuit is discussed in IEEE Journal of Solid-State Circuits, Vol. 23, No. 5, pp. 1128-1132, October 1988.
- a substantially constant voltage (2 V in this embodiment) regardless of the power supply voltage is applied to the node N 9 whereas a voltage half as large as the power supply voltage is applied to the node N 10 . Therefore, when the power supply voltage is lower than 4 V, the maximum value i.e.
- V p 2 V between both voltages is outputted to the node N 11 whereas when the power supply voltage is higher than 4 V, 1 ⁇ 2 V cc is outputted there.
- the circuit for generating V p can be constructed in the same manner.
- the voltage at the node 9 has been set at 2 V, it may be set at an optional value in accordance with the maximum applicable voltage for the gate oxide film.
- Japanese Patent Application No. 63-125742 discloses a constant voltage generating circuit using a difference between MOS-FETs in their threshold voltage.
- FIG. 24 shows an exemplary improved arrangement of the constant voltage generating circuit, which is adapted to operate at a higher external power supply voltage than the voltage applicable to the gate oxide film.
- numeral 75 is a newly provided section to that end.
- T 151 is an N channel MOS-FET and T 152 is a P channel MOS-FET.
- the maximum applicable voltage in any transistor in the circuit can be reduced to about half of the external power supply voltage.
- the value of the constant voltage generated in this circuit is, as explained in the above Japanese Patent Application No.
- V T1 (T 149 ) ⁇ V T1 (T 150 ) which is a difference the threshold voltages of two N channel MOS-FETs T 149 and T 150 .
- FIGS. 25A and 25B show an arrangement example of the differential amplifier circuit in accordance with the present invention.
- T 161 and T 162 are an n channel MOS-FET to which a differential signal is supplied
- T 160 is an N channel MOS-FET for supplying a bias current to the differential amplifier circuit
- B 1 is a signal for setting the bias current
- T 163 and T 164 are P channel MOS-FETs, which constitute current mirror type load.
- circuit blocks indicated by 76 and 77 are provided so that it can also operate at a higher external power supply voltage than the voltage applicable to the gate oxide film.
- the circuit block 76 is constituted by two N channel MOS-FETs T 165 and T 166 and a P channel MOS-FET T 167 .
- V TN1 and V TP1 are the threshold voltage of the N channel MOS-FET and P channel MOS-FET, respectively.
- V p and V n the bias voltages having the dependency on the power supply voltage as shown in FIGS. 20B and 23B may be used as they are.
- the differential amplifier circuit of FIG. 25A operates as a small signal amplifier circuit, i.e. there is not a large difference between two input levels and both T 161 and T 162 operate in their saturation region.
- the voltage at the node 14 is approximately V n ⁇ V TN1 . Therefore, even if the transistor T 167 is omitted as shown in FIG. 25B, there is not a large voltage difference between the gate and drain of T 164 .
- the differential amplifier circuit is used only as a small signal amplifier, the circuit system of FIG. 26B is suitable because of its simplified construction.
- the signal level at the output out 2 in the differential amplifiers is equal to the signal level at the output out 2 shown in FIG.
- the differential amplified circuit is to be operated at an input voltage higher than V p +
- An application of the differential amplifier circuit to an LSI chip will be explained below.
- FIGS. 26A and 26B are views for explaining an application of the present invention to a circuit for generating V L (reference voltage) which is a reference for an internal power supply voltage V CL .
- numeral 80 is a V L (reference voltage) generating circuit corresponding to numeral 9 in FIG. 1;
- a 15 is a differential amplifier circuit; and
- R 50 and R 51 are resistors for setting the amplification factor thereof.
- the V L generating circuit is constituted by a constant voltage (V ref ) generating circuit 81 as shown in FIG.
- an aging voltage (V A ) generating circuit for generating a higher voltage during an aging test than the voltage during normal operation, a maximum value output circuit 83 for comparing V ref and V A to output a larger voltage, and a switch 84 .
- V ref 0.75 V
- V A 1 ⁇ 5 V cc
- the state for aging test is adapted to be provided when the power supply voltage is not lower than 3.75 V.
- V L 0.75 V
- R 50 R 52
- FIG. 26B shows the dependency of the respective voltages upon the external power supply voltage V cc .
- V cc 1.5 V is provided for the normal operation state (e.g. V cc of 3 to 3.6 V) and 2.1 V is provided for the aging test state (e.g. V cc of 5.3 V).
- FIG. 26C shows an further detailed arrangement of the V L (reference voltage) generating circuit.
- numeral 90 is a maximum value output circuit and T 179 is an N channel MOS-FET serving as a switch.
- the maximum value output circuit 90 is constituted by two different amplifier circuits 90 a and 90 b; P channel MOS-FETs T 177 and T 178 which are driven by the outputs of the respective amplifiers; a P channel MOS-FET T 1 for relaxing the voltage applied to the gate oxide film of T 177 and T 178 ; and an N channel MOS-FET for reducing the impedance of an output terminal for the ground.
- the amplifier circuits 90 a and 90 b are the same as that shown in FIG. 25 A.
- the maximum value output circuit is also basically the same as that shown in FIG. 23 B. This arrangement provides a maximum value output circuit which operates at a higher power supply voltage than the voltage applicable to the gate oxide film.
- the transistor T 179 is rendered conductive so that V ref is output as V L as it is, and the maximum value output circuit is placed in non-operation state to reduce consumed current.
- FIG. 27A shows an arrangement of the limiter enable signal (LM) generating circuit 10 shown in FIG. 1 A.
- a 12 and A 13 are single end type differential amplifiers having the same construction as that shown in FIG. 25A; and numeral 95 is a double end type differential amplifier which has two inputs of the outputs from the differential amplifier circuits and outputs a large signal equal to a power supply voltage difference.
- the double end type differential amplifier circuit 95 is constituted by P channel MOS-FETs T 180 and T 181 which are driven by two inputs, respectively; P channel MOS-FETs T 184 and T 185 for relaxing the voltage applied to the gate oxide film of T 180 and T 181 ; two N channel MOS-FETs T 182 and T 183 which are cross-coupled with each other; N channel MOS-FETs T 186 and T 187 for relaxing the voltage applied to the gate oxide film of T 182 and T 183 ; and speed-up capacitors C c1 and C c2 for accelerating the inverting speed of outputs.
- the speed-up capacitors, which decide the response speed of the circuit may be omitted in accordance with an application whereby the basic operation of the circuit is not injured.
- V TN1 is the threshold voltage of T 187
- V cc 1 V
- the change of the power supply voltage is controlled so that its effect on the circuit operation can be further restrained.
- the above explanation relates to the case where the external power supply voltage is decreased, the same operation is performed also in the case where it is increased.
- the standard input/output level in the LSI operating at a single power supply (generally 5 V) includes the following two items:
- V OH the value of a high voltage (“1”) output (V OH ) is required to be 2.4 V or more. Therefore, if the system is to be operated at the power supply voltage of 2.4 V or less, it is necessary to use the CMOS level or newly set a standard of the input/output level. If a system is to be constructed by the conventional LSI and TTL logic circuits, it is important to assure compatibility with the above input/output level. To assure the compatibility makes it unnecessary to provide level converter circuits thereby to reduce the number of components, thus leading to reduction of the production cost. Further, this improves the circuit performance such as noise resistance, operation speed, etc. and provides the most excellent performance of the system.
- V cc e.g. 1.0-5.5 V
- V cc The power supply voltage V cc e.g. 1.0-5.5 V
- the reduction of V cc is detected as required in the chip or an external control signal, etc. is used to carry out the data retention (battery back-up).
- V cc of e.g. 1.0-5.5 V is used and the chip changes the input/output level in accordance with the value of the power supply voltage. For example, when V cc is 2.5-5.5 V, the input/output is made at the TTL level and when V cc is 1.0-2.5 V, the input/output is made at the CMOS level.
- FIG. 28A shows an embodiment of two products of (1) and (2) in which the wirings and bondings are exchanged in a single chip and FIG. 28B shows an embodiment of the product in which the value of the power supply voltage is automatically detected to exchange the input/output level.
- numeral 1 is an LSI chip;
- numeral 5 is an LSI circuit block operating at an internal power supply voltage (e.g.
- PAD is an input/output pad for the TTL level
- PAD is an input/output pad for the CMOS level
- IB 1 and OB 1 are an input buffer and an output buffer and for the TTL level, respectively
- IB 2 and OB 2 are an input buffer and output buffer for the CMOS level, respectively
- SW 1 is a switch for selecting which one of the outputs from the two input buffers is to be outputted to a low voltage operating LSI circuit block
- SW 2 is a switch for selecting to which one of the two output buffers an output from the low voltage operating LSI circuit block is to be inputted.
- FIG. 28B shows a technique of changing the input/output level of the input/output buffer in accordance with the value of a power supply voltage in which an input buffer and output buffer are provided.
- PADx is an input/output pad
- IB 3 and OB 3 are an input buffer and an output buffer, respectively
- numeral 96 is an input/output level setting circuit for control ling the input/output level in accordance with the power supply voltage. A more concrete arrangement thereof will be described later.
- the three product specifications can be realized on one chip. This is convenient from the point of view of the production cost and also using convenience for a user.
- the present invention may be applied to the case of only the input or output of the input/output level.
- the circuit is constructed by MOS-FETs having a thin gate oxide film (e.g. 6.5 nm) to be used in internal circuit
- the present invention may be applied to the case where the MOS-FETs having two kinds of gate oxide films in accordance with the operating voltage are provided in a single chip.
- FIG. 29A shows an arrangement of an amplitude converter circuit for converting an input of a low signal amplitude in 1 in an internal circuit to an output of a high signal amplitude Out.
- numeral 98 is an inverter circuit as shown in FIG. 20A; N 31 and N 32 are two inputs corresponding to in 2 and in 1 in FIG.
- Out is an output on inverter
- T 190 is an N channel MOS-FET for driving N 32
- T 191 is an N channel MOS-FET for limiting the maximum voltage at the node N 32 to relax the voltage applied to the gate oxide film of T 190
- T 192 is also a P channel MOS-FET for limiting the minimum voltage at the node N 31
- R 65 is a resistor.
- the transistor T 190 and the resistor R 65 provide the inverter circuit with resistor load.
- V cc is 5 V and both bias voltages V n and V p are 2.5 V.
- the transistor T 190 is cut off and the node N 31 is at a voltage level increased to V cc 5 V by the resistor R 65 .
- the node N 32 is at a voltage level (2 V) lowered from V n (2.5 V) by threshold value (e.g. 0.5 V) of the transistor T 191 . Therefore, the voltage at the output of Out of the inverter 98 is 0 V.
- the transistor T 190 becomes conductive so that the voltage level at the node N 31 is dropped to the level (3 V) higher than V p (2.5 V) by the absolute value (0.5 V) of the threshold voltage of T 192 and the voltage level at the node N 32 is dropped to 0 V.
- the output Out is increased to 5 V.
- the output Out is changed 5 V to 0 V in the same manner. In this way, by means of the above circuit arrangement, an output signal amplitude of 5 V required for the output buffer can be obtained for an input signal amplitude of 1.5 V.
- this circuit arrangement in which a low voltage of 2.5 V or so at the maximum is applied to any transistor, performs a stabilized operation at V cc of 5 V although it is constructed by MOS-FET's with a thin gate film (e.g. 6.5 nm).
- FIG. 30A shows the other arrangement of the amplitude converting circuit for converting low signal amplitudes in 1 and in 2 , which are complementary to each other, into a high signal amplitude Out
- FIG. 30B shows the operation timing thereof.
- numeral 102 is a differential amplifier circuit with double end inputs and double end outputs as shown in FIG. 27A; and numerals 100 and 101 are the same inverter as shown in FIG. 20 A. Since in the differential amplifier circuit with double end outputs, current does not flow in a normal operation state, a circuit with further reduced power consumption as compared with the circuit of FIG. 29A can be realized.
- the substrate (back gate) of the respective transistors constituting an inverter at a final stage is biased minus ( ⁇ 2 V) for the N channel MOS-FETs and plus (7 V) for V cc for the P channel MOS-FETs.
- the PN junctions can be prevented from being forward biased. Therefore, prevented are the injection of minority carriers into the substrate (diffusing the minority carries into the charge storage nodes of memory cells will deteriorate the refresh characteristic), latch-up due to turn-on of parasitic thyristors, etc.
- a circuit for converting a low amplitude signal e.g. 1.5 V
- a high amplitude signal e.g. 5 V
- the outputs of a plurality of LSIs are connected with a data bus and only the outputs of the selected LSIs are adapted to drive the data bus.
- the output impedance of the non-selected are desired to be infinite.
- the conventional LSI was given by a three-output (tri-state) characteristic of driving the output level into a high voltage, a low voltage or not driving it into either voltage (the output impedance is infinite). In order to provide such a characteristic, it is necessary to perform the control of driving the output (low impedance) or not driving it (infinite impedance).
- the signal for this control is provided by either one of an output enable (OE) signal, a chip select (CS) signal, etc. which are externally inputted.
- OE output enable
- CS chip select
- the tri-state characteristic was realized in the manner of taking a logic between that signal and an output data and driving the transistors at a final stage by the resultant signal.
- the following inconveniences will occur.
- the number of the stages of the amplitude converting circuits and the inverters placed between the logic circuit and the output is increased, thus for example increasing the delay time from the OE signal to the output, and generating a difference between the timing of driving the transistor on high voltage side and the transistor on the low voltage side to cause a large current to transiently flow.
- the logic circuit can be constructed by an external power supply voltage, freedom degree of design is increased, which is preferable from the viewpoint of circuit performance.
- This logic circuit can be efficiently used as means of generating a control signal for several kinds of circuits operated by the external power supply voltage as well as the output buffer.
- FIGS. 31A and 31B show an arrangement of a two-input NAND circuit in accordance with the present invention.
- An A input in FIG. 31A corresponds to in 1 A and in 2 A in FIG. 31B and a B input in FIG. 31A corresponds to in 1 B and in 2 B.
- transistors T 200 and T 201 are driven by the input signals in 1 A and in 1 B on the low voltage side, respectively and transistors T 202 and T 203 are driven by the input signals in 2 A and in 2 B on the high voltage side, respectively.
- Transistors T 204 and T 205 are provided, like T 202 and T 203 in FIG. 20A, to allow the operation at a higher voltage than the voltage applicable to the gate oxide film.
- a function of the NAND gate in which only when both inputs are at a high level, the output is at a low level, is obtained. In this way, only providing two transistors in addition to the ordinary CMOS NAND circuit permits the scaled-down transistors to be operated at a high power supply voltage.
- FIG. 23A shows an arrangement of a tri-state output buffer using the above logic circuit.
- FIG. 32B shows a simplified arrangement thereof using logic symbols.
- G 12 is a two-input NAND circuit
- G 13 is a two-input NOR circuit
- T 210 and T 211 are an N channel MOS-FET and a P channel MOS-FET, respectively.
- FIG. 32A shows a concrete circuit arrangement having the same function as the circuit of FIG. 32B, which is constructed by the scaled-down devices (element) having a breakdown voltage lower than the external power supply voltage.
- numeral 112 is a NAND circuit
- numeral 113 is a NOR circuit
- numeral 114 is an output circuit
- numeral 110 and 111 are the same amplitude converting circuit as numeral 102 in FIG. 30 A.
- the amplitude converting circuits generate signals do 2 , oe 2 and ⁇ overscore (oe 2 ) ⁇ on the high power supply voltage side, which are required to operate the circuits 112 and 113 , on the basis of low amplitude signals do 1 , oe 1 and ⁇ overscore (oe 1 ) ⁇ on the low power supply voltage side from an internal circuit.
- a logic circuit using scaled-down devices which operates at the external power supply voltage exceeding their breakdown voltage can be constructed, thus reducing the delay time and transient current of the tri-state output circuit, etc.
- FIG. 33 An exemplary input circuit for the CMOS level will be explained with reference to FIG. 33 .
- numeral 115 is the same inverter as that shown in FIG. 20A;
- T 220 and T 221 are transistors for limiting the voltage applied to the gate oxide film of transistors T 220 and T 221 to its breakdown voltage or less even when a large amplitude signal is applied to an input of the input circuit;
- X is an input signal.
- a high voltage e.g. 5 V
- the voltage at a node 40 is limited to V n ⁇ V T1 (T 220 ), i.e. 2 V or so.
- a low voltage is applied to the input (e.g.
- the minimum voltage at a node 41 is 3 V or so.
- the voltage applied to the respective transistors can be deceased to approximately half of the power supply voltage.
- one ⁇ overscore (x 1 ) ⁇ of the outputs of this input circuit, the signal amplitude of which is about 2 V, can be used as it is as an internal circuit operating at a low power supply voltage.
- FIG. 34A shows an example of the input circuit and output circuit in which the TTL level and CMOS level are exchanged in accordance with the value of a power supply voltage.
- PAD I is an input pad
- PAD O is an output pad
- IPD is an input protection device for preventing a junction and a gate from being broken due to static electricity
- IB 5 is an input buffer
- OB 5 is an output buffer.
- the input protection device will be explained in detail later.
- the input buffer IB 5 is constituted by two MOS-FETs T IN1 and T IP1 serving as a CMOS inverter, an N channel MOS-FET T IN2 for limiting the power supply voltage for the CMOS inverter to a predetermined value decided by a bias voltage V n1 or less, and an N channel MOS-FET T IN0 for limiting the input voltage for the CMOS inverter to a predetermined value or less.
- the output buffer OB 5 is constituted by an inverter 116 as shown in FIG.
- an amplitude conversion circuit 117 for generating driving signals d 1 and d 2 for the inverter 116 on the basis of a low amplitude signal dout, and an N channel MOS-FET T ON2 for limiting the output voltage to the predetermined value decided by the bias voltage V n1 or less. It is needless to say that as in FIGS. 32A and 32B, by taking a logic with the output enable signal, the buffer having a tri-state output characteristic can be constructed.
- FIG. 34B shows an example of the dependancy of the bias voltage V n1 on the power supply voltage V cc .
- V OL and V OH are TTL output levels corresponding to “0” and “1”, respectively
- V IL and V IH are TTL input levels corresponding to “0” and “1” respectively
- V OL 0.4 V
- V OH 2.4 V
- V IL 0.8 V
- V IH 2.0 V.
- the value of the bias voltage V n is controlled to be 3 V when the power supply voltage V cc is 2.5 V or more, and controlled so that T IN0 operates in its non-saturated region when V cc is lower than 2.5 V, e.g. V cc +0.5 V.
- the voltage at a node N 48 is 0 V when a low voltage (“0”) is outputted and V cc when a high voltage (“1”) is outputted. Therefore, when the low voltage is output, 0 V is output at a Dout irrespectively of V cc .
- the voltage level at Dout depends on V cc as seen from FIG. 34 B. Namely, when V cc ⁇ 3 V, it is V n1 ⁇ V T1 (T ON2 ) and when V cc ⁇ 3 V, it is V cc .
- V cc >3 V
- the output voltage amplitude satisfying the output characteristic at the TTL level can be obtained.
- the power supply current in charging/discharging large load capacitance can be minimized.
- the operation of the input circuit IB 5 will be explained.
- the power supply voltage for the CMOS inverter constituted by T IN1 and T IP1 is supplied from the source terminal of T IN2 .
- the value thereof is 2.5 V when the power supply voltage V cc ⁇ 3 V and it is 0 V when V cc ⁇ 3 V.
- an input voltage for the inverter is limited to 2.5 V or less when V cc ⁇ 3 V and the voltage input to Din is applied to the inverter as it is when V cc ⁇ 3 V.
- the power supply voltage for the inverter and the input signal have a substantially equal amplitude. If the channel conductances of the transistors constituting the inverter are set at a substantially equal value, the logic threshold voltage of the inverter is 1 ⁇ 2 of the power supply voltage therefor. Therefore, the logic threshold voltage when V cc ⁇ 3 V is about 1.25 V and it is V cc /2 when V cc ⁇ 3 V.
- an input buffer which operates at the TTL level for V cc of the certain voltage or more and operates at the CMOS level for V cc lower than the voltage.
- LSI having a wide range of operation power supply voltage can operate an optimum input/output level for the power supply voltage used, thus realizing the maximum noise margin by minimum power consumption.
- the three transistors T ON0 , T ON1 and T ON2 have a common substrate (back-gate).
- the charges can be swiftly discharged through a large current. This is, like the operation of a clamping MOS-FET in the input protection device described later, because when the substrate potential is increased due to breakdown, a parasitic bipolar transistor between the substrate potential and the ground potential is likely to be turned on.
- the substrate voltage V BP1 of the N channel MOS-FETs is generally set at a minus value (e.g. ⁇ 3 V) so that the input voltage becomes minus (undershoot), the PN junctions are not forward biased, it may be 0 V as long as the forward current is permitted to flow.
- the N channel MOS-FETs may be formed in P substrate or may be formed in a P well electrically isolated from the P substrate as shown in FIGS. 14A and 14B. In the latter case, the resistance of the P well is lower than that of the substrate so that the parasitic bipolar transistors is likely to be turned on, thereby enhancing the static breakdown voltage.
- FIG. 35A shows an exemplary arrangement of the input buffer constructed without using such as bias voltage.
- an input buffer IB 6 is constructed by two circuit blocks, i.e. IB 6 a and IB 6 b.
- IB 6 a has the same circuit arrangement as the input buffer IB 5 in FIG. 34 A.
- IB 6 b serves to convert the output of IB 6 a into a voltage level which is convenient to drive the internal circuit.
- T 231 and T 232 are MOS-FETs constituting a CMOS inverter; T 232 is a P channel MOS-FET for enhancing the potential at a node N 52 to an internal power supply voltage V CL when din is at a low level; and T 230 is an N channel MOS-FET for preventing the current from flowing
- V cc >3 V
- the output voltage amplitude satisfying the output characteristic at the TTL level can be obtained.
- the power supply current in charging/discharging large load capacitance can be minimized.
- the operation of the input buffer circuit IB 5 will be explained.
- the power supply voltage for the CMOS inverter constituted by T IN1 and T IP1 is supplied from the source terminal of T IN2 .
- the value thereof is 2.5 V when the power supply voltage V cc ⁇ 3 V and it is 0 V when V cc ⁇ 3 V.
- an input voltage for the inverter is limited to 2.5 V or less when V cc ⁇ 3 V and the voltage input to Din is applied to the inverter as it is when V cc ⁇ 3 V.
- the power supply voltage for the inverter and the input signal have a substantially equal amplitude. If the channel conductances of the transistors constituting the inverter are set at a substantially equal value, the logic threshold voltage of the inverter is 1 ⁇ 2 of the power supply voltage therefor. Therefore, the logic threshold voltage when V cc ⁇ 3 V is about 1.25 V and it is V cc /2 when V cc ⁇ 3 V.
- an input buffer which operates at the TTL level for V cc of the certain voltage or more and operates at the CMOS level for V cc lower than that voltage.
- LSI having a wide range of operating power supply voltage can operate an optimum input/output level for the power supply voltage used, thus realizing the maximum noise margin by minimum power consumption.
- the three transistors T ON0 , T ON1 and T ON2 have a common substrate (back-gate).
- the charges can be swiftly discharged through a large current. This is, like the operation of a clamping MOS-FET in the input protection device described later, because when the substrate potential is increased due to breakdown, a parasitic bipolar transistor between the substrate potential and the ground potential is likely to be turned on.
- the substrate voltage V BP1 of the N channel MOS-FETs is generally set at a minus value (e.g. ⁇ 3 V) so that the input voltage becomes minus (undershoot), the PN junctions are not forward biased, it may be 0 V as long as the forward current is permited to flow.
- the N channel MOS-FETs may be formed in a P substrate or may be formed in a P well electrically isolated from the P substrate as shown in FIGS. 14A and 14B. In the latter case, the resistance of the P well is lower than that of the substrate so that the parasitic bipolar transistor is likely to be turned on, thereby enhancing the static breakdown voltage.
- FIG. 35A shows an exemplary arrangement of the input buffer constructed without using such a bias voltage.
- an input buffer IB 6 is constructed by two circuit blocks, i.e. IB 6 a and IB 6 b.
- IB 6 a has the same circuit arrangement as the input buffer IB 5 in FIG. 34 A.
- IB 6 b serves to convert the output of IB 6 a into a voltage level which is convenient to drive the internal circuit.
- T 231 and T 232 are MOS-FETs constituting a CMOS inverter;
- T 233 is a P channel MOS-FET for enhancing the potential at a node N 52 to an internal power supply voltage V CL when din is at a low voltage level;
- T 230 is an N channel MOS-FET for preventing the current from flowing backward from the node N 52 to a node N 51 when the potential at the node N 52 has been increased to a high voltage level.
- FIG. 35B shows the dependency of the bias voltage V n2 in this circuit arrangement on the power supply voltage V cc .
- the bias voltage V is adapted to be 3 V (constant) when V cc ⁇ 3 V and to be equal to V cc when V cc ⁇ 3 V.
- FIG. 35C shows waveforms at the respective parts in the case where V cc is 5 V and the internal power supply voltage V CL is 1.5 V.
- V cc the internal power supply voltage
- V CL the internal power supply voltage
- an input voltage Din is a low voltage (e.g. 0.4 V)
- the voltage at a node N 51 is V n2 ⁇ N T1 (T IN5 ) (e.g. 2.5 V)
- the voltage at a node N 52 is V CL (1.5 V).
- a low voltage (0 V) is outputted to Din.
- the input voltage Din is increased from the low voltage (e.g. 0.4 V) to a high voltage (e.g.
- the voltage at a node N 50 follows to increase, thus dropping the voltage at the node N 51 to 0 V.
- the channel conductance of T 231 is set at a larger value than that of T 233 so that the voltage at the node N 52 is dropped to substantially 0 V and the value of din is increased to V CL (1.5 V).
- the input voltage Din is decreased from the high voltage (e.g. 2.4 V) to the low voltage (e.g. 0.4 V)
- the voltage at the node N 50 follows to drop, thus enhancing the voltage at the node N 51 to V n2 ⁇ V T1 (T IN5 ) (e.g. 2.5 V).
- the voltage at the node N 52 is enhanced to V CL ⁇ V T1 (T 230 ) (e.g. 1.2 V), thus dropping din to 0 V. Accordingly, T 233 turns on and so the voltage at the node N 52 is enhanced from V CL ⁇ V T1 (T 230 ) to V CL (1.5 V). In this way, because of the feedback to the node N 52 through T 233 , the voltage amplitude at the node N 52 is equal to that of the power supply voltage V cc so that a current does not flow through the CMOS inverter constituted by T 231 and T 232 .
- FIG. 35D shows waveforms at the respective parts in the case where both V cc and V CL are 1.5 V.
- an input voltage Din is a low voltage (e.g. 0 V)
- the voltage at a node N 51 is V n2 ⁇ V T1 (T IN5 ) (e.g. 1.2 V) and the voltage at a node N 52 is V CL (1.5 V).
- a low voltage (0 V) is outputted to din.
- the input voltage Din is increased from the low voltage (e.g. 0 V) to a high voltage (e.g. 1.5 V)
- the voltage at a node N 50 follows to increase to V n2 ⁇ V T1 (T IN5 ) (e.g.
- T 231 is set at a larger value than that of T 233 so that the voltage at the node N 52 is dropped to substantially 0 V and the value of din is increased to V CL (1.5 V).
- the voltage at the node N 50 follows to drop to 0 V, thus enhancing the voltage at the node N 51 to V n2 ⁇ V T1 (T IN5 ) (e.g. 1.2 V).
- the voltage at the node N 52 is enhanced to V CL ⁇ V T1 (T 230 ) (e.g.
- T 233 turns on and so the voltage at the node N 52 is enhanced from from V CL ⁇ V T1 (T 230 ) to V CL (1.5 V).
- V cc comparatively low and the output amplitude of IB 6 a is smaller than that of V cc
- the voltage amplitude at the node N 52 is equal to that of V cc .
- a current does not flow through the CMOS inverter constituted by T 231 and T 232 . Accordingly, even if the bias voltage which is higher than the power supply voltage V cc is not used, an input/output buffer which changes an input/output level in accordance with the power supply voltage V cc can be realized.
- FIG. 36A shows an arrangement of the input protection device for protecting the devices of the internal circuit from input surge in an LSI constructed by scaled-down devices.
- PAD 1 is a signal input pad
- numeral 120 is a first protection device for shifting high voltage surge to the ground potential using punch-through between impurity diffused layers formed in a semiconductor substrate
- numeral 121 is a gate clamping device for limiting the voltage at a node N 60 to predetermined voltage or less
- R 70 is a resistor for absorbing a difference between the high voltage applied to the pad and a clamping voltage.
- the gate clamping device is constructed by two N channel MOS-FETs T PD1 and T PD2 connected in series and a bipolar transistor Q 1 using a parasitic device.
- bias voltage V n is applied to the gate of T PD1 to prevent a voltage exceeding the breakdown voltage from being applied to the drain of T PD2 .
- the gate of T PD2 is connected to ground so that a current does not flow during normal operation.
- FIG. 36 B The plan structure of the gate clamping device 121 is shown in FIG. 36 B and the sectional structure thereof along line A—A′ is shown in FIG. 36 C.
- numerals 122 and 123 are electrically active regions which are electrically insulated from each other and formed in a semiconductor substrate;
- numerals 124 and 125 are gate electrodes made of silicon, respectively;
- numerals 126 to 130 are impurity diffused layers formed in the electrically active region or a contact hole, provided through an insulating film, for making electrical connection of the gate electrode with upper metal wiring;
- numerals 131 to 134 are metal wirings made of e.g. aluminum.
- numeral 50 is a thick insulating film, formed through e.g.
- numerals 139 and 140 are poly silicon constituting the gate electrode; numerals 135 to 138 are impurity diffused layers formed in the substrate in a self-aligned manner using as a mask the above insulating film or the gate electrode; and numeral 141 is a thick insulating film for electrically insulating the impurity diffused layers and the gate electrodes from the overlying metal wirings.
- a clamped terminal (node N 60 ) is connected with the wiring 132
- a ground terminal (V ss ) is connected with the wirings 131 and 134
- a bias voltage V n is connected with the wiring 133 .
- FIG. 36C there are provided three NPN type parasitic transistors Q 1 a, Q 1 b and Q 1 c which use the substrate as a base.
- Q 1 in FIG. 36A is a representative of these transistors.
- an impurity diffused layer is provided, in the neighborhood of the node N 60 , independently from the impurity diffused layers of the MOS-FETs and is grounded, the effective length between the collector and emitter of the parasitic bipolar transistor can be shortened so as to cause a large collector current to flow when the parasitic bipolar transistor operates.
- the above arrangement of placing a grounded impurity diffused layer in the neighborhood of the terminal to be clamped may be used in an output protection device as well as in the input protection device.
- the gate clamping device is formed in the P substrate, it may be formed in the P well electrically separated from the substrate in such a structure as shown in FIG. 14 .
- the bias voltage of the P substrate or the P well is generally set a minus value (e.g. ⁇ 3 V), it may be 0 V as long as a forward current is permitted to flow for input undershoot.
- a p-type substrate is employed in the above embodiment, an n-type substrate may be employed as long as the clamping device is formed within the P well.
- the application field of the present invention should not be limited to these embodiments.
- the present invention has been explained mainly in relation to a memory circuit, as mentioned in the beginning of the specification, it can be also applied to a memory LSI, a logic LSI, a composite LSI by combination thereof, or the other any LSI.
- the present invention can be applied to an LSI including both P and N channel MOS-FETs, an LSI including bipolar transistors, an LSI including junction FETs, a Bi-CMOS type LSI by combination of CMOS transistors and bipolar transistors, and further an LSI in which devices are formed in a substrate of the material other than Si, e.g. GaAs.
- an LSI which can use the characteristic of the devices fabricated by the up-to-date scaled-down processing technique, operate with low power consumption and a high speed and also perform normal operation and data retention using a battery through exchange of the operation state.
- DRAM dynamic random access memory
- the data line voltage amplitude in amplifying the memory cell signal at a small value permits the internal power supply voltage to be lowered and also the data line charging/discharging current to be greatly reduced, thus reducing power consumption. Also, though reducing the data line voltage amplitude decreases the voltage to be written from the data line into the memory cell, the memory cell signal can be increased by boosting that voltage from one terminal of the capacitor constituting the memory cell. Thus, the characteristics of data retention time, ⁇ ray-resistance soft error and S/N can be improved.
- a memory cell array MA is composed of plural data line pairs D 0 , ⁇ overscore (D0+L ) ⁇ to Dn, ⁇ overscore (Dn) ⁇ , word lines W 0 to Wn, and memory cells MCs.
- XD is an X decoder which selects one of the plural word lines.
- YD is a Y decoder which selects one pair of the plural data line pairs.
- Y 0 is a data line selection signal line which conduct an output from the Y decoder.
- PD is a plate driving circuit for controlling the voltage at each of the one terminals P 0 to Pm (plates) of the capacitors each constituting the memory cell (the plate wirings P 0 -Pm are arranged correspondingly to the respective the word lines).
- SA 0 to SAn is a sense amplifier which amplifies the signal read from the memory cell, respectively.
- Numeral 1 is a signal line for conducting a data line precharge signal V DP .
- Numeral 2 is a signal line which conducts a data line precharge signal ⁇ overscore ( ⁇ P +L ) ⁇ .
- Numerals 3 and 4 is a sense amplifier driving line which conducts sense amplifier driving signals ⁇ SP and ⁇ overscore ( ⁇ SN +L ) ⁇ , respectively.
- I/O and ⁇ overscore (I/O) ⁇ is a data input/output line which conducts the write signal in the memory cells and the read signal therefrom, respectively.
- the data input/output lines are provided with a precharge circuit IOP and a bias circuit IOB as shown in FIG. 37 E.
- AMP is an output amplifier which amplifies the signal read from the memory cell to provide an output signal Dout.
- Dib is a data input buffer which converts an input signal (write signal) from the exterior into a signal level in the chip is a write control signal.
- the data line precharge signal ⁇ overscore ( ⁇ P +L ) ⁇ is at a high potential level (4 V)
- the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are at a precharge potential (1 V).
- the sense amplifier driving signals ⁇ SP , ⁇ overscore ( ⁇ SN +L ) ⁇ are 1 V and the sense amplifier is in an OFF state.
- ⁇ overscore ( ⁇ P +L ) ⁇ has been changed to a low potential level (0 V)
- one of the word lines is selected. Now it is assumed that the word line W 0 has been selected.
- the data line D 0 becomes 2 V and the data line ⁇ overscore (D0+L ) ⁇ becomes 0 V. Thereafter, a pair of the data lines is selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ are selected. Thus, the potential at the data line selection line Y 0 becomes high (4 V) so that the memory cell signal is read out to the data input/output lines I/O and ⁇ overscore (I/O) ⁇ . This signal is amplified by the output amplifier AMP to provide the Dout.
- the potential at a storage terminal 10 which is one terminal of the capacitor constituting a memory cell, is 2 V like D 0 (case where the potential at the terminal is at a high potential). Then, the potential at the plate P 0 is changed from 4 V to 0 V. However, the potential on the word line W 0 is 4 V so that the potential on the data line and at the storage terminal are held by the sense amplifier. Thereafter, the potential on the word line W 0 is lowered from 4 V to 2 V.
- both potentials of at the storage terminal and on the data line D 0 are 2 V so that the transistor T 0 is in an OFF state. Therefore, when the potential on the plate P 0 is changed from 0 V to 4 V, the potential at the storage terminal is enhanced from 2 V to about 6 V. Thus, 6 V is written in the memory cell.
- a pair of data lines are selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ have been selected. Thus, the potential on the data line selection line Y O becomes 4 V so that D 0 and ⁇ overscore (D0+L ) ⁇ become 2 V and 0 V, respectively. Accordingly, a low potential of 0 V is written at the storage terminal 10 of the memory cell (see the waveform in the case where the terminal 10 is rewritten from the high potential to the low potential).
- the operation of writing a high potential signal in the memory in which a low potential signal has been stored in the memory is as follows.
- the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 0 V and 2 V, respectively.
- the potentials on I/O and ⁇ overscore (I/O) ⁇ are 2 V and 0 V, respectively, in accordance with Din.
- the potential on Y 0 is enhanced to 4 V so that the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 2 V and 0 V. Accordingly, the high potential of 2 V is written at the storage terminal of the memory cell (see the waveform in the case where the terminal 10 is rewritten from the low potential to high potential).
- the operation after the signal has been written in the memory cell in the above manner is the same as the read operation as previously mentioned. Namely, the high potential signal in the memory cell is boosted and stored at about 6 V whereas the low potential is stored at 0 V.
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, by decreasing the voltage amplitude of the data lines, which affects the power consumption of the memory, and also increasing the voltage amplitude of the plates, which is relative to memory cell signals, reduced power consumption and increased S/N of the memory can be simultaneously realized.
- the voltage amplitude of the plate is set to be larger than that of the data lines. In this way, most of the memory cells signals can be stored through the plates so that the voltage amplitude of the data lines can be decreased to the neighborhood of the operation limit of the sense amplifiers. Thus, the power consumption can be remarkably reduced while assuring a sufficient signal voltage for the memory cells.
- the potential on the data lines during its precharge is set at an intermediate value between the high and low potentials of the voltage amplitude of the data lines. This permits the power consumption to be further reduced.
- FIG. 37D shows the charging/discharging time of the sense amplifier when the amplitude of the data line voltage is set at 0.5 V, 1.0 V, 1.5 V and 2.0 V.
- t r represents a charging time (raising-up time) and t f represents a discharging time (falling-down time).
- t r represents a charging time (raising-up time)
- t f represents a discharging time (falling-down time).
- the charging/discharging current in the case of the data line voltage amplitude of 2 V can be decreased to ⁇ fraction (1/2.5) ⁇ of the case of 5 V assuming that the respective threshold voltage of the N channel MOS-FETs and the P channel MOS-FETs are 0.7 V and ⁇ 0.7 V.
- the power consumption may be increased due to driving the plates. But, in an array of 256 words lines * 1024 data pair lines, the capacitance charged at one time is 15 to 30 pF for plates, which is negligibly small whereas it is 200 to 300 pF for the data lines.
- the voltage amplitude of the data lines can be decreased while assuring a sufficient voltage to be written into the memory cells so that low power consumption and high S/N in the memory can be simultaneously realized. Additionally, if the plate potential is set at an intermediate value between two potentials of the memory cells during the stand-by of the memory as shown in FIGS. 37B and 37C, an electric field applied to the capacitor constituting the memory cell can be decreased, thus improving the reliability of the capacitor.
- the signal stored in the memory cell is larger on the high potential side than on the low potential side. Since the memory cell signal on the high potential side is required to be large in order to increase the margin for data retention time and ray soft error, in accordance with this embodiment, a memory with large margin for them can be provided.
- FIGS. 39A and 38B Another embodiment of the present invention will be explained with reference to FIGS. 39A and 38B.
- the voltage amplitudes of both data line and plate are set at the same value.
- FIG. 38A shows the read operation of the memory
- FIG. 39B shows the write operation thereof.
- the voltage amplitudes of both data line and plate are set at the same value and the plate potential during the stand-by time of the memory is set at an intermediate value two storage potentials in the memory cell. Therefore, the voltage applied to the capacitor of the memory cell is the same in both cases where the potential of the signal to be stored in the memory cell is a high level and a low level, which can improve the reliability of the capacitor.
- FIGS. 39A and 39B show an embodiment of the memory cell array in the case where a plate wiring is arranged for each word line.
- FIG. 39A shows the equivalent circuit thereof and
- FIG. 39B shows the plan structure thereof.
- the conventional memory cell is disclosed in e.g. ISSCC86, Digest of Technical Papers, p. 263 and ISSCC85. Digest of Technical Papers, P. 245.
- the plate is not separated for each word line.
- the plate is separated for each word line on the basis of the conventional memory cell.
- FIG. 39B the plate is separated for each word line on the basis of the conventional memory cell.
- numeral 1 is an n + diffused layer which serves as the source (drain) terminal of the transistor of a memory cell and is connected with a data line through a through-hole 4 (although the data line is not shown here for simplicity of the illustration, using an aluminum layer, it may be provided perpendicularly to a word line).
- Numeral 2 is a plate of a first poly-silicon layer which is separated for each word line as seen from the figure.
- 5 is a capacitor portion.
- Numeral 3 is a word line of second poly-silicon layer.
- Numeral 6 is a transistor portion. As seen from the arrangement shown in FIG. 39B, if the plate is provided for each word line, certain space is required between the plates, thereby increasing the memory chip size. Next, a system of commonly using a plate for plural word lines will be explained.
- FIGS. 40A, 40 B and 40 C Another embodiment of the present invention will be explained with reference to FIGS. 40A, 40 B and 40 C.
- the memory constitution shown in FIG. 40A is the same as that of FIG. 37A except the plate line constitution. Whereas in the embodiment of FIG. 37A, a plate is provided for each word line, in this embodiment, one plate is commonly provided for two word lines. Then, there are some memory cells in which the plate potential varies among the memory cells connected with the non-selected word line so that contrivance will be made for potential relations.
- the data line precharge signal ⁇ overscore ( ⁇ P +L ) ⁇ (not shown in FIG. 40B) is at a high potential level, the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are precharged at 4 V. Then, the sense amplifier driving signals ⁇ SP , ⁇ overscore ( ⁇ SN +L ) ⁇ are 4 V and so the sense amplifier is in an OFF state. After ⁇ P has ben changed to 0 V, one of the word lines is selected. Now it is assumed that the word line W 0 has been selected. When W 0 is changed from 0 V to 7 V, a memory cell signal appears on each data line.
- a pair of the data lines is selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ are selected. Thus, the potential at the data line selection line Y 0 (not shown in FIG. 40B) becomes high so that the memory cell signal is read out on the data input/output lines I/O and ⁇ overscore (I/O) ⁇ (not shown in FIG. 40 B). This signal is amplified by the output amplifier AMP to provide the Dout (not shown in FIG. 40 B).
- D 0 is at a high potential of 5 V and ⁇ overscore (D0+L ) ⁇ is a low potential of 3 V.
- the storage terminal 10 of the memory cell is at the high-potential of 5 V like D 0 (case where the potential at the terminal is at a high potential in FIG. 40 B).
- the potential at the plate P 0 ′ is changed from 6 V to 3 V.
- the potential on the word line W 0 is 4 V so that the potential on the data line and at the storage terminal are held by the sense amplifier and not varied. Thereafter, the potential on the word line W 0 is lowered from 7 V to 5 V.
- both potentials of at the storage terminal 10 and on the data line D 0 are 5 V so that the transistor T 0 is in an OFF state. Therefore, when the potential on the plate P 0 ′ is changed from 3 V to 6 V, the potential at the storage terminal is enhanced from 5 V to about 8 V. Thus, the high potential about 8 V is written in the memory cell.
- the plate of the memory cell connected with a non-selected word line is varied in its potential. Then, the behavior of a storage terminal 11 of the memory cells connected with a non-selected word line W 1 will be explained.
- the operation in the case where a high potential has been stored at the storage terminal 11 is as follows. During the stand-by time of the memory; the plate P 0 ′ is at 6 V and the storage terminal 11 is at 8 V. After the sense amplifier has amplified the memory signal, P 0 becomes 3 V and then the storage terminal becomes 5 V.
- the word line W 1 becomes 0 V and the data line ⁇ overscore (O0+L ) ⁇ becomes 3 V or 5 V so that a transistor T 1 is never in the ON state and so the signal in the memory cell is not destroyed. Thereafter, the plate P 0 ′ becomes 0 V and the storage terminal 11 returns to 8 V.
- the operation in the case where a low potential has been stored at the storage terminal 11 is as follows.
- the plate P 0 ′ is at 6 V and the storage terminal 11 is at 3 V.
- the sense amplifier has amplified the memory signal
- P 0 ′ becomes 3 and then the storage terminal 11 becomes 0 V.
- the word line W 1 becomes 0 V and the data line ⁇ overscore (O0+L ) ⁇ becomes 3 V or 5 V so that a transistor T 1 is never in the ON state and so the signal in the memory cell is not destroyed.
- the plate P 0 becomes 6 V and the storage terminal 11 returns to 3 V.
- the transistor T 1 is never turned on.
- the operation of writing a high potential signal in the memory in which a low potential has been stored in the memory is as follows.
- the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 3 V and 5 V, respectively.
- the potentials on I/O and ⁇ overscore (I/O) ⁇ are 5 V and 3 V, respectively, in accordance with Din.
- the potential on Y 0 is enhanced to 6 V so that the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 5 V and 3 V. Accordingly, the high potential of 5 V is written at the storage terminal of the memory cell (see the waveform in the case where the terminal 10 is rewritten from the low potential to high potential.
- the operation after the signal has been written in the memory cell in the above manner is the same as the read operation as previously mentioned. Namely, the high potential signal in the memory cell is boosted and stored at about 8 V whereas the low potential is stored at 3 V.
- the data line voltage amplitude during the operation of the sense amplifier is decreased so that the charging/discharging current of the data line can be decreased, thus reducing the power consumption. Further, a sufficiently large voltage is written into the memory cell through the plate so that the characteristics of data retention time and ⁇ ray soft error resistance can be improved. Moreover, one plate is commonly used for two word lines so that space is not required between the plates, thus reducing the memory chip size. Incidentally, in the case where one plate is commonly used for plural word lines, if the low potential of the data line is set at a higher level than the low potential of the word line by a plate voltage amplitude or more, the signal in the memory cell connected with the non-selected word line is never destroyed.
- FIGS. 41A and 41B A still another embodiment of the present invention will be explained with reference to FIGS. 41A and 41B.
- the voltage amplitudes of both data line and plate are set at the same value.
- FIG. 41A shows the read operation of the memory
- FIG. 41B shows the write operation thereof.
- the voltage amplitudes of both data line and plate are set at the same value and the plate potential during the stand-by time of the memory is set at an intermediate value two storage potentials in the memory cell. Therefore, the voltage applied to the capacitor of the memory cell is the same in both cases where the potential of the signal to be stored in the memory cell is a high level and a low level, which can improve the reliability of the capacitor.
- FIG. 42 shows an embodiment of the memory cell arrangement in the case where one plate in commonly provided for two word lines.
- numeral 1 is an n + diffused layer which serves as the source (drain) terminal of the transistor of a memory cell and is connected with a data line through a through-hole 4 (although the data line is not shown here for simplicity of the illustration, using an aluminum layer, it may be provided perpendicularly to a word line).
- Numeral 2 is a plate of a first poly-silicon layer which is commonly provided for two word lines as seen from FIG. 42 .
- Numeral 3 is a word line of a second poly-silicon layer.
- FIG. 43 shows an embodiment of the memory cell arrangement in the case where one plate is commonly provided for four word lines. In accordance with this embodiment, the number of spaces between the plates can be further decreased, thus further reducing the memory chip size.
- like reference numerals refer to like elements in FIG. 42 .
- the plate is made of a poly-silicon layer.
- the poly-silicon layer has a larger resistance than a metallic layer of e.g. aluminium so that the rising time and falling time in pulse-driving the plate are very long. This increases the operation cycle time of a memory and hence the use efficiency.
- Al aluminium
- FIG. 44B This shunting is made at the end portions of the plate section as shown in FIG. 44 B.
- numeral 2 is the plate section of a poly-silicon layer and numeral 6 is the plate wiring of an Al layer; they are connected with each other through a through-hole 5 .
- shunting the plate of a poly-silicon layer by the plate wiring of an Al layer permits the driving speed for the plate to be increased.
- FIG. 45 shows an embodiment of the memory cell arrangement in the case where a plate (wiring) is provided for each word line.
- numeral 1 is an n diffused layer which serves as the source (drain) terminal of the transistor of a memory cell and is connected with a data line through a through-hole 4 (although the data line is not shown here for simplicity of the illustration, using an aluminium layer, it may be provided perpendicularly to a word line as in the embodiments mentioned above).
- Numeral 2 is a plate of a first poly-silicon layer which is provided for each word line.
- Numeral 3 is a word line of a second poly-silicon layer.
- FIG. 45 A Two data line arrangements are proposed for the memory cell arrangement of FIG. 45 A.
- One is an open-type data line (bit line) arrangement and the other is a two-cell/bit type data line arrangement.
- FIG. 45B shows the open-type data line arrangement in which neighboring data lines are connected with different sense amplifiers.
- FIG. 45C shows the two-cell/bit type data line arrangement in which neighboring data lines are connected with the same sense amplifier. In the latter arrangement, if one word line is selected, memory cells connected with the data lines to be a pair are selected. This means a one-bit two-cell memory cell array which provides memory cell signals, at the data lines, twice those in the one-bit one-cell memory cell array of FIG. 45 B.
- FIG. 46 shows the operation waveforms representing a plate driving system which is different from that in the memory circuit shown in FIG. 40 A.
- the read operation of an output signal Dout is the same as that in FIG. 41A but the rewrite operation is different from that in FIG. 41 A.
- the rewrite operation is performed as follows. After the sense amplifier has been operated. D 0 is at a high potential of 4 V and ⁇ overscore (D0+L ) ⁇ is a low potential of 2 V. Then, the storage terminal 10 of the memory cell is at the high potential of 4 V like D 0 (case where the terminal 10 is at a high potential in FIG. 46 ). Then, the potential at the plate P 0 is changed from 5 V to 4 V. Then, assuming that the threshold voltage of a transistor constituting the memory cell is 1 V, both potentials of at the storage terminal 10 and on the data line D 0 are 4 V so that the transistor T 0 is in an OFF state. Therefore, when the potential on the plate P 0 ′ is changed from 2 V to 4 V, the potential at the storage terminal is enhanced from 4 V to about 6 V.
- the rewrite operation in the case where a signal at a low potential has been stored in the memory is as follows. After the sense amplifier has been operated, both potentials on the data line D 0 and at the storage terminal 10 are 2 V. Therefore, even if the potential on the word line W 0 is subsequently lowered to 5 V, the transistor T 0 constituting the memory cell is an ON state. Thus, even if the potential at the plate P 0 ′ is subsequently changed from 2 V to 4 V, the potential at the storage terminal 10 is held 2 V. Thereafter, after the word line W 0 has become 0 V, the plate P′ is changed from 4 V to 2 V.
- the potential at the storage terminal 10 is changed from about 6 V to 4 V when a high potential has been stored at the terminal, whereas it is changed from 2 V to 0 V when a low potential has been stored there. Accordingly, stored in the memory cell is 4 V on the high potential side and is 0 V on the low potential side.
- the operation in the case where a low potential has been stored at the storage terminal 11 is as follows.
- the plate P 0 ′ is at 2 V and the storage terminal 11 is at 0 V.
- the sense amplifier has amplified the memory signal
- P 0 ′ becomes 4 V and then the storage terminal becomes about 2 V.
- the word line W 1 becomes 2 V and the data line becomes 2 V or more so that a transistor T 1 is never in the ON state and so the signal in the memory cell is not destroyed.
- the plate P 0 ′ becomes 2 V and the storage terminal 11 returns to 0 V.
- the voltage amplitude of the data lines can be decreased so that reduced power consumption of a memory chip can be realized.
- the memory cell signal on the low potential side can be made larger than that on the high potential side.
- FIG. 47 shows the connection between the data lines and I/O lines in the memory circuit (the remaining circuit arrangement is the same as that of FIG. 40 A).
- the circuit of FIG. 47 serves to receive the signals on data lines D 0 , ⁇ overscore (D0+L ) ⁇ by the gates of MOS-FETs T 2 and T 3 and conduct them as drain currents to data input/output lines I/O, ⁇ overscore (I/O) ⁇ .
- T 2 and T 3 In order to increase the signals conducted to the data input/output lines, it is important to use T 2 and T 3 in the range of a large g m .
- FIG. 47 shows the connection between the data lines and I/O lines in the memory circuit (the remaining circuit arrangement is the same as that of FIG. 40 A).
- the circuit of FIG. 47 serves to receive the signals on data lines D 0 , ⁇ overscore (D0+L ) ⁇ by the gates of MOS-FETs T 2 and T 3 and conduct them as drain currents to
- the potential of the data line is set at a high level so that T 2 and T 3 are operated in the high g m range, thus increasing the signals conducted to the input/output lines.
- the memory operated with a raised potential of the data lines can realize its high S/N through the circuit of this embodiment.
- the voltage of the data lines is binary.
- the other operation and circuit arrangement are the same as those of FIG. 37 A.
- a data line precharge signal ⁇ overscore ( ⁇ P +L ) ⁇ is 4 V
- the data lines are precharged to 1 V.
- the word line W 0 is raised to 2 V+Vt (Vt is the threshold voltage of MOS-FET).
- Vt is the threshold voltage of MOS-FET.
- the sense amplifier driving signal ⁇ sp varies from 1 V to 2 V and the same amplifier signal ⁇ overscore ( ⁇ SN +L ) ⁇ varies from 1 V to 0 V, thus amplifying the memory signal read out.
- the signal at a high potential has been stored in the memory cells connected with the word line W 0 .
- the data line D 0 (Dn) becomes 2 V and the data line D 0 (Dn) becomes 0 V.
- the word line W 0 is 2 V+Vt
- the data line D 0 is 2 V and the storage terminal 10 so that the transistor T 0 constituting the memory cell connected with the data line D 0 is turned off.
- the operation in the case where a signal at a low potential has been stored in the memory cells is as follows (see the waveform in the case where the terminal 10 is at a low potential in FIG. 48 ).
- the data line D 0 is at 0 V
- the storage terminal 10 is at 0 V
- the word line W 0 is at 2 V+Vt so that the transistor T 0 constituting the memory cell is turned on. Therefore, even when the potential at the plate P 0 varies from 4 V to 0 V or from 0 to 4 V, the potential at the terminal 10 is held 0 V.
- the word line becomes 0 V.
- ⁇ p becomes 4 V and ⁇ sp , and ⁇ overscore ( ⁇ SN +L ) ⁇ become 1 V, thus precharging the data lines to 1 V.
- the same operation as the embodiment of FIG. 37A can be performed even when the word voltage is binary. This simplifies the control circuit and so makes easy the designing thereof.
- the voltage in a memory cell is larger on the high potential signal side than on the low potential signal side.
- the voltage stored in the memory cell is 1 ⁇ 2 V d +V p on the high potential signal side and 1 ⁇ 2 V d on the low potential side. Therefore, if the memory cell signal is read to the data lines with the potential on the word line being high, the low potential signal is too small so that sufficient noise margin may not assured. In order to obviate such a disadvantage, it is proposed to increase the low potential signal using capacitive coupling as explained with reference to FIGS. 47A and 47B.
- the embodiment shown in FIG. 49A is different from the embodiment shown in FIG. 37A only in that dummy word line WD 0 , WD 1 are provided and a capacitor is provided between each of the dummy word lines and each of the data lines.
- Other circuit constitution and operation are the same as those of the embodiment shown in FIG. 37 A.
- the read operation of a memory cell signal in the circuit of FIG. 49A will be explained with reference to the operation waveform shown in FIG. 49B, in which the voltage waveforms on the data line in reading both low potential and high potential are illustrated.
- the low potential read is performed as follows. When a selected word line W 0 is boosted to a high potential of 4 V, the memory cell signal appearing on the data line D 0 is slightly lower than the precharge voltage of 1 V.
- a dummy word line WD 0 is boosted from a low potential of 1 V to a high potential of 4 V.
- This potential change is conducted to the data line D 0 through the capacitor.
- the potential on the data line becomes higher than the precharge voltage of 1 V by ⁇ V.
- the value of ⁇ V can be set at an optional value by adjusting the capacitance of the capacitor and the voltage amplitude of the dummy word line, thus making it easy to control the noise margin.
- the read memory cell signal is reduced by ⁇ V. However, this signal is originally high so that this reduction of ⁇ V does not W m is selected, a dummy word line WD 1 is boosted from completely eliminate. Incidentally, when a word line the low potential to the high potential.
- FIG. 50A shows an exemplary circuit for generating sense amplifier driving signals ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ .
- a 1 is a differential amplifier circuit which decides the high potential level of ⁇ sp together with a transistor T 211 and resistors R 211 and Vr 1 .
- a 2 is also a differential amplifier circuit which decides the low potential level of ⁇ overscore ( ⁇ SN +L ) ⁇ together with a transistor T 212 and resistors R 212 and Vr 2 .
- the operation of the circuit of FIG. 50B will be explained with reference to the operation waveform shown in FIG. 50 . While ⁇ overscore ( ⁇ 1 +L ) ⁇ is 5 V, transistors T 261 .
- T 262 and T 263 are in the ON state thereby to place ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ at 3 V. Then, ⁇ 2 is 5 V and ⁇ 3 is 0 V so that transistors T 22 and T 24 are in the OFF state. After ⁇ overscore ( ⁇ 1 +L ) ⁇ has become 0 V, ⁇ 2 becomes 0 V and ⁇ 3 becomes 5 V. Thus, ⁇ sp becomes 4 V which is the same potential as that at the resistor Vr 1 and ⁇ overscore ( ⁇ SN +L ) ⁇ becomes 2 V which is the same potential as that at the resistor Vr 2 .
- ⁇ 2 becomes 5 V and ⁇ 3 becomes 0 V so that the transistors T 22 and T 24 are turned off.
- ⁇ overscore ( ⁇ 1 +L ) ⁇ becomes 5 V so that the transistors T 261 , T 262 and T 263 are turned on thereby to place ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ at 3 V.
- the high potential level of ⁇ sp and the low potential level of ⁇ overscore ( ⁇ SN +L ) ⁇ can be optionally decided.
- FIG. 51A shows an exemplary circuit for generating a word line voltage.
- numeral 33 is a word line
- numeral 36 is an X decoder
- numeral 34 is an address signal line.
- a 3 is a differential amplifier circuit which serves to decide the intermediate potential level of a word line voltage together with a transistor T 30 and resistors R 30 and Vr 3 .
- the operation of the circuit of FIG. 51A will be explained with reference to the operation waveform shown in FIG. 51 B.
- an output terminal (node) 35 is at a high potential level of 5 V/
- a signal ⁇ 4 is at a low potential level of 0 V.
- transistors T 311 and T 352 are in the ON state while transistors T 312 and T 351 are OFF state.
- the voltage of the word line W 0 becomes 0 V.
- the transistor T 351 is turned on and the transistor T 352 is turned off so that the voltage of the word line is boosted to 5 V.
- the transistor T 311 is turned off and the transistor T 312 is turned on so that the voltage of the word line becomes 4 V like the resistor Vr 3 .
- the voltage of the word line becomes 0 V.
- the data precharge signal ⁇ overscore ( ⁇ D +L ) ⁇ is 4 V
- the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are at a precharge potential level of 1 V.
- the sense amplifier driving signals ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ are 1 V and the sense amplifiers SA 0 to SAn are in the OFF state. It is assumed that after ⁇ overscore ( ⁇ p +L ) ⁇ has become 0 V, a plate (wiring) P 0 is selected from a plural plate wirings. When P 0 varies from 4 V to 0 V, a memory cell signal appears on each data line.
- a reference signal appears on the data line ⁇ overscore (D0+L ) ⁇ .
- the potential at the terminal is 2 V in accordance with the voltage change of P 0 .
- the potential on the data line D 0 does not vary since the MOS-FET T 0 constituting the memory cell in the OFF state.
- a pair of data lines are selected by the Y decoder YD. Now it is assumed that the data lines D 0 , ⁇ overscore (D0+L ) ⁇ are selected. Thus, the potential on the data line selection line Y 0 becomes 4 V and the memory cell signal is read out to data input/output lines I/O and ⁇ overscore (I/O) ⁇ . This signal is amplified by the output amplifier AMP to provide an output signal Dout. Next, the word line W 0 is lowered from 4 V to 2 V. Thereafter, the plate P 0 is boosted from 0 V to 4 V. Then, since the low potential of 0 V has been stored in the memory cell, the transistor T 0 constituting the memory cell is in the ON state.
- the voltage of 0 V in the memory does not vary.
- the transistor T 0 in the case where the high potential of 2 V has been stored in the memory cell, the transistor T 0 is in the OFF state. Therefore, 2 V in the memory cell is boosted to 6 V. Thereafter, the word line W 0 becomes 0 V thereby to complete the rewrite operation mentioned above.
- the dummy word line ⁇ overscore (WD0+L ) ⁇ varies from 0 V to 4 V. Thereafter, ⁇ SP and ⁇ overscore ( ⁇ SN +L ) ⁇ become 1 V and ⁇ overscore ( ⁇ P +L ) ⁇ becomes 4 V thereby to precharge the data lines to 1 V.
- a write signal Din is fetched into a data input buffer DiB.
- a write control signal becomes 4 V
- the potentials on the input/output lines I/O and ⁇ overscore (I/O) ⁇ are separated into a high potential and a low potential in accordance with Din. It is now assumed that I/O and ⁇ overscore (I/O) ⁇ have become 2 V and 0 V, respectively.
- a pair of data lines are selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ have been selected.
- the potential on the data line selection line Y 0 becomes 4 V so that D 0 and ⁇ overscore (D0+L ) ⁇ become 2 V and 0 V, respectively. Accordingly, a high potential of 2 V is written at the storage terminal 10 of the memory cell (see the waveform in the case where the terminal 10 is at a low potential).
- the operation of writing a high potential signal in the memory in which a low potential signal has been stored in the memory is as follows. After the sense amplifier has been operated, the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 2 V and 0 V, respectively.
- the potentials on I/O and ⁇ overscore (I/O) ⁇ are 0 V and 2 V, respectively, in accordance with Din. Thereafter, the potential on Y 0 is enhanced to 4 V so that the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 0 V and 2 V. Accordingly, the low potential of 0 V is written at the storage terminal of the memory cell (see the waveform in the case where the terminal 10 is at a high potential).
- the operation after the signal has been written in the memory cell in the above manner is the same as the read operation as previously mentioned. Namely, the high potential signal in the memory cell is boosted and stored at about 6 V whereas the low potential is stored at 0 V.
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, the voltage amplitude of the data lines (voltage amplitude when the sense amplifiers operate), which affects the power consumption of the memory, can be decreased, and also the voltage amplitude of the plates, which decides the high potential level of the memory cells relative to the data retention time for the memory cell, is increase.
- the voltage amplitude of the plate is set to be larger than the that of the data lines. In this way, the power consumption can be remarkably reduced while assuring a sufficient signal voltage for the memory cells. Therefore, reduced power consumption and high S/N can be simultaneously realized.
- the potential on the data lines during its precharge is set at an intermediate value between the high and low potentials of the voltage amplitude of the data lines. This permits the power consumption to be further reduced.
- the voltage amplitude of the data line can be decreased to the neighborhood of a sum of the absolute values of the threshold voltages of the N channel MOS-FET and P channel MOS-FET. Since the threshold voltage is generally 0.5 V to 1 V, the charging/discharging current in the case of the data line voltage amplitude of 2 V can be decreased to ⁇ fraction (1/2.5+L ) ⁇ in the case of that of 5 V.
- the memory cell signal is read by reducing the potential on the plate P 0 from a high potential of 4 V to a low potential of 0 V.
- the discharging operation is performed at a higher speed than the charging operation. Therefore, the read operation in this embodiment can be performed at a higher speed than the read operation by boosting the word line from a low potential to a high potential.
- FIGS. 53A and 53B show an embodiment of the word line driving circuit in accordance with the present invention.
- MA is a memory cell array
- D 0 ⁇ overscore (D0+L ) ⁇ is a data line
- W 0 Wm is a word line
- P 0 Pm is a plate.
- WD is a word line intermediate potential setting circuit which serves to set an intermediate value of the word line together with a differential amplifier A 20 , a transistor T 60 , a resistor R 60 and a reference voltage Vr 10 .
- a signal ⁇ 20 is 0 V
- a signal ⁇ 21 is 4 V
- plate driving signals ⁇ p10 and ⁇ p1m are 4 V. Therefore, transistors T 611 , T 63 and T 65 are in the ON state while transistors T 612 , Tp 63 and Tp 65 are in the OFF state.
- the word line W 0 , Wm is 0 V and a terminal 64 is 4 V.
- the signal ⁇ 21 becomes 0 V so that the transistors T 63 and T 65 are turned OFF.
- the transistor Tp 63 is turned ON so that the word line W 0 becomes 4 V.
- the transistor T 611 is turned OFF and the transistor T 612 is turned ON.
- the terminal 64 and the word line W 0 become 2 V.
- the word line W 0 becomes 0 V.
- the word line can be selected by selecting the plate so that a selection circuit for the word line is not required. Also, since the plate and the word line can be substantially, simultaneously selected, the high speed of a memory can be realized.
- FIGS. 54A, 54 B and 54 C A further embodiment of the present invention will be explained with reference to FIGS. 54A, 54 B and 54 C.
- the memory cell shown in FIG. 54A is the same as the circuit of FIG. 37A except that the memory cell arrangement of two cells/one bit is adopted and the dummy word line is not provided. Due to the memory cell arrangement of two cells/one bit, two memory cell signals are simultaneously read out on the data lines to be a pair. Since the two signals are always complementary, any dummy cell is not required.
- the operation of the memory circuit will be explained with reference to the waveform chart of FIG. 54 B.
- the data precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ is 4 V
- the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are at a precharge potential level of 1 V.
- the sense amplifier driving signals ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ are 1 V and the sense amplifiers SA 0 to SAn are in the OFF state.
- the plate P 0 is selected and varies from 4 V to 0 V.
- the signal in each of the memory cells connected with the plate P 0 is read out on the corresponding data line.
- the data line ⁇ overscore (D0+L ) ⁇ is 1 V and the word line W 0 is 0 V so that when the potential at the terminal 11 becomes lower than the threshold voltage Vt of MOS-FET (T 02 ), the transistor T 02 is turned ON, whereby a current flows the data line D 0 to the terminal 11 .
- the potential on the data line ⁇ overscore (D0+L ) ⁇ is slightly lowered. Accordingly, the memory cell signal is read out on both data lines D 0 and ⁇ overscore (D0+L ) ⁇ .
- the sense amplifier driving signal ⁇ SP varies from 1 V to 2 V and ⁇ overscore ( ⁇ SN +L ) ⁇ varies from 1 V to 0 V thereby to operate the sense amplifiers.
- the data line D 0 becomes 2 V and the data line ⁇ overscore (D0+L ) ⁇ becomes 0 V.
- the word line W 0 becomes 4 V
- 2 V is rewritten at the terminal 10
- 0 V is rewritten at the terminal 11 .
- the data lines D 0 and ⁇ overscore (D0+L ) ⁇ are selected by the Y decoder YD and so the data line selection line Y 0 becomes 4 V.
- the memory cell signal is read out on the data input/output lines I/O and ⁇ overscore (I/O) ⁇ .
- This signal is amplified by the output amplifier AMP to provide an output signal Dout.
- the word line W 0 is lowered from 4 V to 2 V.
- D 0 is 2 V
- ⁇ overscore (D0+L ) ⁇ is 0 V
- the storage terminal 10 is 2 V
- the storage terminal 11 is 0 V so that the transistor T 01 is turned OFF and the transistor T 02 is turned ON.
- the plate P 0 is boosted from 0 V to 4 V
- the potential at the storage terminal 10 is boosted about 6 V whereas the potential at the storage terminal 11 is held 0 V.
- the word line becomes 0 V thereby to complete the rewrite operation mentioned above. Accordingly, about 6 V is rewritten at the storage terminal 10 whereas 0 V is rewritten at the storage terminal 11 .
- the data line precharge signal ⁇ overscore ( ⁇ P +L ) ⁇ is 4 V, and the sense amplifier driving signals ⁇ SP and ⁇ overscore ( ⁇ SN +L ) ⁇ become 1 V thereby to precharge the data lines to 1 V.
- a write signal Din is fetched into a data input buffer DiB.
- a write control signal becomes 4 V
- the potentials on the input/output lines I/O and ⁇ overscore (I/O) ⁇ are separated into a high potential and a low potential in accordance with Din. It is now assumed that I/O and ⁇ overscore (I/O) ⁇ have become 0 V and 2 V, respectively.
- a pair of data lines are selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ have been selected.
- the voltage amplitude of the data lines and the voltage to be written into the memory cells can be determined independently from each other. Therefore, the charging/discharging current for the data lines can be decreased and so power consumption of the memory can be reduced. Further, reduction of the voltage to be written into the memory cells due to decreasing of the voltage amplitude of the data lines is compensated for by the write operation from the plates. Therefore, the characteristics of data retention time and ⁇ -ray resistance soft error can be improved. Moreover, since the memory cell arrangement of two cells/bit provides memory cell signals twice those in the memory cell arrangement of one cell/bit, high S/N in the memory can be realized. Also, any dummy cell is not required.
- FIGS. 55A, 55 B and 55 C A further embodiment of the present invention will be explained with reference to FIGS. 55A, 55 B and 55 C.
- the memory circuit shown in FIG. 55A is different from the circuit of FIG. 37A in that bipolar transistors are used to read out the memory cell signals from the data lines.
- data input/output lines two kinds of signal read lines O, ⁇ overscore (O) ⁇ and signal write lines I, ⁇ overscore (I) ⁇ .
- O signal read lines
- I ⁇ overscore
- I ⁇ overscore
- the dummy word line WD varies from 4 V to 0 V so that a reference signal appears on the data line ⁇ overscore (D) ⁇ (For simplicity of explanation, only the dummy word line for D is illustrated but that for D is also provided in an actual memory).
- the potential at the storage terminal 10 becomes 3 VBE.
- the data line D is 2 VBE and the word line W is 0 V so that the transistor T is in the OFF state and so the potential of the data line D remains unchanged.
- the sense amplifier driving signal ⁇ sp varies from 2 VBE to 3 VBE and the sense amplifier driving signal ⁇ overscore ( ⁇ SN +L ) ⁇ varies from 2 VBE to VBE.
- the sense amplifier(s) operates so that D becomes VBE and ⁇ overscore (D) ⁇ becomes 3 BVE.
- the potential of the word line W becomes 4 V
- VBE is rewritten at the storage terminal 10 .
- a data line selection signal Yr becomes 4
- the memory cell signal is read out on the signal read lines O and ⁇ overscore (O) ⁇ .
- This signal is amplified by the output amplifier AMP to provide an output signal Dour.
- the potential of the word line W lowers from 4 V to 3 VBE.
- the potential of the data line D is VBE and the potential at the storage terminal is also VBE so that the transistor T is in the ON state. Therefore, even when the plate P is boosted from 0 V to 4 V, the potential at the storage terminal 10 remains VBE.
- the potential of the word line W becomes 3 VBE
- the potential of the data line is 3 VBE and that at the storage terminal 10 is also 3 VBE so that the transistor T is in the OFF state.
- the potential at the storage terminal 10 is also boosted to 3 VBE+4 V.
- the dummy word line WD varies from 1 V to 4 V.
- the data line precharge signal becomes 4 V and the sense amplifier driving signals ⁇ SP and ⁇ overscore ( ⁇ SN +L ) ⁇ become 2 VBE thereby to precharge the data lines at 2 VBE.
- a write signal Din is fetched into a data input buffer DiB.
- a write control signal becomes 4 V
- the potentials on the signal write lines I and ⁇ overscore (I) ⁇ are separated into a high potential and a low potential in accordance with Din.
- I and ⁇ overscore (I) ⁇ have become 3 VBE and VBE, respectively.
- a data line selection signal Yw is placed at 4 V by the Y decoder YD.
- the data line D becomes 3 VBE and the data line ⁇ overscore (D) ⁇ becomes VBE thereby to store 3 VBE at the storage terminal 10 .
- the voltage amplitude of the data lines can be decreased while assuring a sufficient memory cell signal so that power consumption of the memory can be reduced.
- the potential of the data lines is decided using as a standard the forward voltage between the base and emitter of the bipolar transistor so that a memory LSI in which MOS-FETs and bipolar transistors are mixedly provided can be easily designed.
- FIG. 56A shows the operation waveforms in the case where a write instruction signal from the outside of a memory chip is input to the chip in the manner greatly delayed from an address strobe signal.
- the operation waveforms of FIG. 56 are the same as those of FIG. 40C except that the potential at the storage terminal of a memory cell is twice boosted from a plate.
- ⁇ overscore (RAS) ⁇ is a row (X) address strobe signal
- ⁇ overscore (CAS) ⁇ is a column (Y) address strobe signal
- ⁇ overscore (WE) ⁇ is a write instruction signal.
- the operation from the read of a memory cell signal to boosting of the potential at a storage terminal through a plate is the same as that shown in FIG. 40 B.
- the ⁇ overscore (WE) ⁇ signal varies from a high potential to a low potential thereby to provide a write operation.
- the potential of the word line W 0 is boosted again from 5 V to 7 V.
- the data line selection signal Y 0 varies from 0 V to 6 V, signals are written on the data lines D 0 and ⁇ overscore (D0+L ) ⁇ through the data input/output lines I/O and ⁇ overscore (I/O) ⁇ .
- the potential of the word line W 0 is 5 V and that of the data line D 0 is 3 V so that the transistor T 0 constituting the memory cell is the ON state, whereby the potential of 3 V at the storage terminal 10 is held by the sense amplifier. Further, in the case where a high potential of 5 V has been stored at the storage terminal 10 , when the potential of the word line W 0 becomes 5 V, the transistor T 0 is turned OFF. Thus, when the plate P 0 ′ varies 3 V to 6 V, the potential at the storage terminal 10 is boosted 5 V to about 8 V (see the waveform in the case where the terminal 10 is at a high potential level).
- the potential of the word line W 0 becomes 0 V thereby to complete the write of signals into the memory cell.
- the data lines D 0 and ⁇ overscore (D0+L ) ⁇ are precharged at 4 V and also ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ become 4 V.
- the voltage amplitude of the data lines can be decreased also in the operation mode in which a write instruction is inputted with delay so that power consumption in a memory can be reduced.
- FIG. 57 A further embodiment of the present invention will be explained with reference to FIG. 57 .
- the operation waveforms shown in FIG. 57 are the same as those of FIG. 56 except that the potential of the word line is binary.
- the potential at the storage terminal 10 can be boosted.
- the write instruction signal is inputted with delay, only the boosting of the potential at the storage terminal is carried out again without changing the potential of the word line through the plate. Accordingly, it is not necessary to boost the potential of the word line in writing signals so that circuit-designing of a memory can be easily implemented.
- MA is a memory cell array which is composed of plural data lines D 0 , ⁇ overscore (D0+L ) ⁇ to Dn, ⁇ overscore (Dn) ⁇ , word lines W 0 , W 1 to Wn, dummy word lines WD 0 , WD 1 , plates (plate wirings) P 0 , P 1 to Pm, dummy cells DMCs and memory cells MCs.
- MC is composed of a MOS-FET T 0 and a storage capacitor Cs.
- DMC which serves to generate a reference voltage is composed of MOS-FETs T 3 , T 4 and a storage capacitor Cs. 8 is a signal line which conducts a dummy cell write signal to write a storage voltage DV in the dummy cell(s).
- XD is an X decoder which serves to select one of the word lines and the dummy word line in accordance with an external address signal. The relation between the word line and dummy word line is such that when the word line W 0 where the memory cell is connected with the data line D 0 is selected, the dummy word line DW 1 where the dummy cell is connected with the data line D 0 is selected.
- YD is a Y decoder which serves to select a pair of data lines from the plural pairs of data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ).
- Y 0 to Yn are a data line selection signal line which serves to conduct an output signal from the Y decoder, respectively.
- PD is a plate driving circuit which serves to control the voltage at one (plates P 0 to Pm) of the terminals of the capacitor constituting each memory cell. This circuit also, like the X decoder, selects one of the plate wirings in accordance with the external address signal.
- SA 0 to SAn are ordinary sense amplifiers each of which is a flip-flop composed of P channel MOS-FETs and N channel MOS-FETs and serves to the signal read out from each memory cell.
- Numeral 1 is a signal line for conducting a data line precharge voltage Vdp.
- Numeral 2 is a data line precharge signal line for conducting a precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ .
- Numerals 3 and 4 are sense amplifier driving signals which conduct sense amplifier signals ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ , respectively.
- I/O and ⁇ overscore (I/O) ⁇ are data input/output lines which serve to conduct a signal to be written into each memory cell and a signal read out therefrom (Although not shown here, a precharge circuit is actually provided for the data input/output lines).
- AMP is an output amplifier which serves to amplify the signal read out from the memory cell to provide an output signal Dout.
- Dib is a data input buffer which serves to convert an input signal (write signal) from an external device into the corresponding signal level in the memory chip.
- ⁇ w is a write control signal.
- the data line precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ is 4 V
- the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are at a precharge potential level of 2 V BE (1.6 V).
- the sense amplifier driving signals ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ are 2 V BE and the sense amplifier is in an OFF state. It is assumed that after ⁇ overscore ( ⁇ p +L ) ⁇ has become 0 V, one word line W 0 has selected from the plural word lines. Then, when W 0 varies from 0 V to 5 V BE (4 V), a memory cell signal appears on each data line.
- V BE forward voltage (0.8 V) between the base and emitter of a bipolar transistor
- the amount Vs (‘0’) of the read-out signal voltage in the case where a low potential has been stored in expressed by
- Vs(‘0’) Cs/(Cp+Cs) ⁇ Vs(‘0’)
- the read-out signals are greatly different for the stored ‘1’ and ‘0’.
- the dummy cells are provided.
- the dummy cells are selected in such a way that selected is a dummy cell connected with the data line opposite to the data line with which a memory cell is connected. Namely, when the word line W 0 is selected, the dummy word line WD 1 is selected so that a reference read-out signal voltage ⁇ Vs D appears on the data line ⁇ overscore (D0+L ) ⁇ .
- the value of ⁇ Vs D is decided by the voltage DV to be stored in the dummy cell.
- the value of DV is set at an intermediate value between ‘1’ and ‘0’, i.e. 4.5 V BE (3.6 V) If it is desired that the margin on the side of ‘1’ is made large in view of ⁇ -ray soft error and refresh, the voltage of VD may be decreased.
- ⁇ sp varies from 2 V BE (1.6 V) to 3 V BE (2.4 V) and ⁇ overscore ( ⁇ SN +L ) ⁇ varies 2 V BE .
- the sense amplifiers SA 0 to SAn operate to amplify the corresponding memory cell signals. Therefore, the data line D 0 becomes 3 V BE and the data line ⁇ overscore (D0+L ) ⁇ becomes V BE .
- the plate P 0 is lowered from 5 V BE (4 V) to 0 V.
- the word line W 0 is 5 V BE (4 V) so that even when the plate voltage varies, the potential on the data line D 0 remains 3 V BE .
- a pair of data lines are selected by the Y decoder YD.
- the data lines D 0 and ⁇ overscore (D0+L ) ⁇ are selected.
- the potential on the data line selection Y 0 becomes 4 V and the memory cell signal is read out to the data input/output lines I/O and ⁇ overscore (I/O) ⁇ .
- This signal is amplified by the output amplifier AMP to provide an output signal Dout.
- the word line W 0 is lowered from 5 V BE (4 V) to 3 V BE (2.4 V).
- the plate P 0 is boosted from 0 V to 5 V BE (4 V).
- the transistor T 0 constituting the memory cell is in the OFF state.
- the potential at the storage terminal 10 is boosted from 3 V BE to 3 V BE +5 V BE (6.4 V).
- the transistor T 0 is in the ON state. Therefore, the potential at the storage terminal 10 remains V BE .
- the word line W 0 becomes 0 V thereby to complete the rewrite operation mentioned above.
- ⁇ sp and ⁇ overscore ( ⁇ SN +L ) ⁇ become 2 V and ⁇ overscore ( ⁇ p +L ) ⁇ becomes 4 V thereby to precharge the data lines to 2 V BE .
- the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are V BE and 3 V BE , respectively, in accordance with Din. Thereafter, the potential on Y 0 is enhanced to 4 V so that the potentials on D 0 and ⁇ overscore (D0+L ) ⁇ are 3 V BE and V BE . Accordingly, the low potential of 3 V is written at the storage terminal of the memory cell (see the waveform in the case where the terminal 10 is at a low potential).
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, the voltage amplitude of the data lines (voltage amplitude when the sense amplifiers operate), which affects the power consumption of the memory can be decreased, and the voltage amplitude of the plates, which decides the high potential level of the memory cells relative to the data retention time for the memory cell.
- the voltage amplitude of the plate is set to be larger than that of the data lines. In this way, the power consumption can be remarkably reduced while assuring a sufficient signal voltage for the memory cells. Therefore, reduced power consumption and high S/N can be simultaneously realized.
- the potential on the data lines during its precharge is set at an intermediate value between the high and low potentials of the voltage amplitude of the data lines. This permits the power consumption to be further reduced.
- the voltage amplitude of the data line can be decreased to the neighborhood of a sum of the absolute values of the threshold voltages of the N channel MOS-FET and P channel MOS-FET. Since the threshold voltage is generally 0.5 V to 1 V, the charging/discharging current in the case of the data line voltage amplitude of 2 V BE (1.6 V) can be decreased to about ⁇ fraction (1/3+L ) ⁇ in the case of that of 5 V. Further, in this embodiment, dummy cells are provided so that the storage voltage can be freely controlled.
- the read-out signal amount of ‘1’ or ‘0’ can be controlled so that a memory having the characteristics of high ⁇ -ray soft error resistance, unvaried refresh and low power consumption can be designed.
- the respective operation voltages such as the potential on the data lines are decided using as a standard the forward voltage between the base and the emitter of the bipolar transistor so that a memory LSI in which MOS-FETs and bipolar transistors are mixedly provided can be easily designed.
- FIG. 59 shows an exemplary arrangement of a circuit for generating the dummy cell write voltage DV which is composed of a bipolar transistor Q 0 and resistors R 1 , R 2 and R 3 .
- the voltage value of DV at a terminal 21 is expressed by
- V is the base-emitter voltage of the transistor Q 0 .
- the value of DV can be optionally set in accordance with the resistances of the resistors R 2 and R 3 .
- FIG. 60 A further embodiment of the present invention will be explained with reference to FIG. 60 .
- the memory circuit shown in FIG. 60 is the same as that of FIG. 58A except that a plate for the storage capacitor of a memory cell is commonly provided for two word lines, which permits the memory to be integrated with higher degree than the arrangement of FIG. 58 A.
- the read operation of the circuit shown in FIG. 60A will be explained with reference to a waveform chart shown in FIG. 60 B.
- the data line precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ is 4 V
- the data lines D 0 , ⁇ overscore (D0+L ) ⁇ (Dn, ⁇ overscore (Dn) ⁇ ) are precharged at 4 V BE (3.2 V).
- the sense amplifier driving signals ⁇ SP and ⁇ overscore ( ⁇ SN +L ) ⁇ are 4 V and the sense amplifiers SA 0 and SAn are in the OFF state.
- ⁇ overscore ( ⁇ p +L ) ⁇ has been changed to 0 V
- one of the word lines is selected.
- the data line D 0 becomes 5 V and the data line ⁇ overscore (D0+L ) ⁇ becomes 3 V. Thereafter, a pair of the data lines is selected by the Y decoder YD. It is now assumed that D 0 and ⁇ overscore (D0+L ) ⁇ are selected. Thus, the potential at the data line selection line Y 0 becomes high so that the memory cell signal is read out to the data input/output lines I/O and ⁇ overscore (I/O) ⁇ . This signal is amplified by the output amplifier AMP to provide the Dout.
- both potentials of at the storage terminal 10 and on the data line D 0 are 5 V BE and also that on the word line W 0 is 5 V BE so that the transistor T 0 is in the OFF state. Therefore, when the potential on the plate P 0 ′ is changed from 2.5 V BE to 5.5 V BE , the potential at the storage terminal 10 is boosted from 5 V BE to about 8 V BE (6.4 V). Thus, the high potential of about 8 V BE is written in the memory cell.
- the potential of the memory cell connected with a non-selected word line is varied in its potential. Then, the behavior of a storage terminal 11 of the memory cells connected with a non-selected word line W 1 will be explained.
- the operation in the case where a high potential has been stored at the storage terminal 11 is as follows. During the stand-by time of the memory, the plate P 0 is at 5.5 V BE and the storage terminal 11 is at 8 V BE . After the sense amplifier has amplified the memory signal, P 0 ′ becomes 2.5 V BE and then the storage terminal 11 becomes 5 V BE .
- the word line W 1 becomes 0 V BE and the data line ⁇ overscore (D 0 ) ⁇ becomes 3 V BE so that a transistor T 1 is never in the ON state and so the signal in the memory cell is not destroyed. Thereafter, the plate P 0 ′ becomes 5.5 V BE and the storage terminal 11 returns to 8 V.
- the operation in the case where a low potential has been stored at the storage terminal 11 is as follows.
- the plate P 0 ′ is at 5.5 V BE and the storage terminal 11 is at 3 V BE .
- the sense amplifier has amplified the memory signal
- P 0 ′ becomes 2.5 V BE and then the storage terminal 11 becomes 0 V.
- the word line W 1 becomes 0 V BE and the data line ⁇ overscore (D 0 ) ⁇ becomes 5 V BE so that a transistor T 1 is never in the ON state and so the signal in the memory cell is not destroyed.
- the plate P 0 becomes 5.5 V BE and the storage terminal 11 returns to 8 V BE .
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, the charging/discharging current for the data lines can be decreased and so power consumption of the memory can be reduced. Further, reduction of the voltage to be written into the memory cells due to decreasing of the voltage amplitude of the data lines is compensated for by the write operation from the plates. Therefore, the characteristics of data retention time and (x-ray resistance soft error can be improved. Further, in this embodiment, dummy cells are provided so that the storage voltage can be freely controlled.
- the read-out signal amount of ‘1’ or ‘0’ can be controlled so that a memory having the characteristics of high a-ray soft error resistance, unvaried refresh and low power consumption can be designed.
- the respective operation voltages such as the potential on the data lines are decided using as a standard the forward voltage between the base and the emitter of the bipolar transistor so that a memory LSI in which MOS-FETs and bipolar transistors are mixedly provided can be easily designed.
- one plate is commonly provided for two word lines W 0 and W 1 , the areas of the memory chip can be decreased.
- the voltage amplitude of the data lines in operating the sense amplifiers can be greatly decreased so that the data line charging/discharging current can be decreased, thereby reducing the power consumption in a memory cell array to ⁇ fraction (1/2+L ) ⁇ to 1 ⁇ 3l of the conventional memory cell array.
- the memory cell signal at a high potential is boosted from the plate so that the memory cell signal can be increased. Accordingly, the present invention is efficient to implement the low power consumption in a memory and the high S/N thereof. More specifically, the present invention can improve the characteristics of data retention time, ⁇ -ray soft error resistance, noise reduction and reliability.
- FIG. 61 shows a low power consumption memory chip and a power source for operating it. It should be noted that a battery is used as the power source.
- numeral 1 is a memory chip.
- MA is a memory array which is composed of memory cells MCs, data lines D, ⁇ overscore (D) ⁇ , word lines W, plate wirings P, sense amplifiers SA, etc.
- CC is a peripheral circuit which is composed of an input/output interface circuit and a circuit for generating a driving signal for the memory array.
- This peripheral circuit also include a voltage limiting circuit as disclosed in U.S. Pat. No. 4,482,985.
- RV is a reference voltage generating circuit which generate several kind of voltages between the power supply voltage and 0 V. This voltage is sent to the voltage limiting circuit which current-amplifies the voltage to provide a voltage to be used in me memory array.
- the reference voltage generating circuit is also disclosed in e.g. the above U.S. Pat. No. 4,482,985.
- PAD 1 and PAD 2 are bonding pads (only those for power sources (V cc , V ss ) are shown).
- BW 1 and BW 2 are bonding wires, and L 1 and L 2 represent the schematic of package pins.
- B is a battery.
- the peripheral circuit uses the voltage generated by the voltage limiting circuit and the voltage input from the outside of the chip. Decreasing the voltage amplitude of the pulse signals by the voltage limiting circuit intends to reduce power consumption in the memory chip.
- the memory array provides very large charging/discharging current on the data lines.
- the voltage amplitude of the data lines is set at a relatively large value for the purpose of assuring the charges to be stored in the memory cell.
- the charges stored in the memory cell is about ⁇ fraction (1/10+L ) ⁇ or less of the charge on the data line. Namely, most charges are not employed but consumed as useless charging/discharging current.
- the charges stored in the memory cell can be increased irrespectively of the voltage amplitude of the data lines, the voltage amplitude of the data lines may be decreased. Then, in accordance with this embodiment, the stored charges are increased irrespectively of the voltage amplitude of the data lines so as to decrease the voltage amplitude of the data lines, thereby reduce the power consumption in the memory.
- a technique of increasing the stored charges there are proposed a method of increasing the capacitance of the capacitor in the memory cell and a method of writing a memory cell signal into the memory cell selected by the word line from a plate thereby to increase the stored charges, By means of these methods, reduced power consumption can be realized while assuring sufficient stored charges.
- DRAM power consumption of DRAM can be greatly reduced.
- the characteristic of data retention can be improved and also noise can be reduced so that malfunction of DRAM can be obviated.
- DRAM can be operated using a battery so that it can be widely applied to a portable device.
- a battery is used as a power source, the voltage produced from a commercially available power supply may be employed.
- FIG. 62A shows a memory chip in the case where 5 V is applied as a power supply voltage from the outside.
- MOS-FETs shown in FIG. 62 the MOS-FET with an arrow is a P channel MOS-FET (PMOS) and the MOS-FET with no arrow is an N channel MOS-FET (NMOS). It is assumed that the threshold voltage of MOS-FET is 10.5 Vl.
- numeral 1 is a memory chip.
- MA is a memory array which is composed of plural data lines D 0 , /D 0 to Dn, /Dn, plural word lines W 0 , W 1 , . . . , a plate (plate wiring) P 0 , memory cells one MC 0 of which is shown, sense amplifiers SA 0 to SAn, data line precharging transistors Tp 0 to Tp 3 , and switching transistors Ty 0 to Ty 3 . Although only one plate wiring is shown, plural plates wirings are actually provided one for several to several tens word lines and selectively driven.
- XD is an X decoder which serves to select one of the plural word lines.
- YD is a Y decoder which serves to select one pair of the plural pairs of data lines.
- Y 0 to Yn are output signal lines which conduct the corresponding output signals from the Y decoder.
- PD is a plate driving circuit which serves to selectively drive the plural plate wirings.
- Numeral 2 is a data line precharging voltage generating circuit which serves to generate a data line precharging voltage using a reference voltage produced by a reference voltage generating circuit.
- CD is a sense amplifier driving signal generating circuit which serves to drive the sense amplifiers through sense amplifier driving signal lines CSP and CSN.
- I/Os are data input/output lines each of which conducts the signal to be written into the corresponding memory cell and the signal read out from the corresponding memory cell.
- DOB is an output amplifier which serves to amplify the signal read out from the memory cell to provide an output signal Do.
- DiB is a data input buffer which serves to receive an input signal Di from the chip outside to produce the signal to be written into the memory cell.
- PC is a timing pulse generating circuit which serves to generate signals for controlling the above memory array, X decoder, Y decoder, sense amplifier driving signal generating circuit, etc.
- Numeral 3 is a reference voltage generating circuit which serves to generate several kinds of reference voltages to be used within the chip on the basis of a power supply voltage applied from the outside of the chip (In this embodiment, three kinds (4 V, 3 V and 2 V) of reference voltages are generated). This reference voltage generating circuit is disclosed in e.g. U.S. Pat. No. 4,482,985.
- Numerals 4 and 5 are bonding pads (only bonding pads for power supplies (V cc , V ss ) are shown).
- the data line precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ is 5 V
- the sense amplifier signal lines CSP and CSN are also 4 V. Therefore, the sense amplifiers are in the OFF state.
- ⁇ overscore ( ⁇ p +L ) ⁇ has been changed to 0 V).
- one of the word lines is selected by the X decoder. It is assumed that the word line W 0 has been selected. When W 0 becomes 7 V, a memory cell signal appears on each data line. Now, it is assumed that a signal (1) at a high potential level has been stored in the memory cell MC 0 .
- the potential of the data line D 0 becomes slightly higher than 4 V.
- CSP and CSN are changed from 4 V to 5 V and to 3 V, respectively by the sense amplifier driving signal generating circuit CD.
- the sense amplifiers SA 0 to SAn operate to amplify the memory signals.
- the data line D 0 becomes a high potential level of 5 V and the data ⁇ overscore (D 0 ) ⁇ becomes a low potential of 3 V.
- the potential at the plate P 0 is changed from 5 V to 2 V by the plate driving circuit PD.
- the potential of the word line W 0 becomes 5 V.
- the storage node NO of the memory cell MC 0 is 5 V and the data line D 0 is also 5 V so that the transistor T 0 is in the OFF state.
- the potential of the plate P 0 varies from 2 V to 5 V.
- the storage node N 0 of the memory cell MC 0 is boosted from 5 V to about 8 V.
- ⁇ p becomes 5 V thereby to precharge the data lines.
- CSP and CSN become 4 V.
- D 0 and ⁇ overscore (D 0 ) ⁇ become 3 V and 5 V, respectively. Therefore, even when the potential of the word line W 0 has become 5 V, the transistor T 0 in the memory cell MC 0 remains ON. Thereafter, when the plate P 0 varies from 2 V to 5 V, the potential at the storage node N 0 of the memory cell MC 0 is slightly increased, but it is returned to 3 V since it is held by the sense amplifier. Thereafter, when the word line W 0 becomes 0 V, 3 V is stored in the memory cell MC 0 .
- the plate potential of a non-selection memory cell is also varied, whereby the potential at the storage node of the non-selection memory cell is varied.
- N 1 is 8 V.
- W 1 is 0 V and D 0 is 5 V or 3 V and so the transistor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- N 1 the signal at the low potential level (0) has been stored at the storage node.
- N 1 is 3 V.
- W 1 is 0 V and D 0 is 5 V or 3 V and so the transistor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- W 1 is 0 V and D 0 is 5 V or 3 V and so the transistor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, by decreasing the charging/discharging current for the data lines which provide a large parasitic capacitance and also a large charging/discharging current and increasing the voltage amplitude of the plates which provide a small parasitic capacitance, power consumption in the memory can be reduced while assuring a sufficient memory cell signal. In this case, setting the voltage amplitude of the data lines at a larger value than that of the plates is efficient to realize them.
- the charging/discharging current can be decreased to ⁇ fraction (1/5+L ) ⁇ of the conventional case where it is 5 V.
- the data line voltage amplitude may be decreased to the neighborhood of the threshold voltage of the MOS-FETs which constitute the sense amplifier, but it is desired to satisfy, in view of the stability of the operation, the condition,
- Vtn threshold voltage of NMOS
- Vtp threshold voltage of PMOS, Vd; data line voltage amplitude).
- the power consumption in driving the plate may be neglected in e.g. a memory array of 256 word lines ⁇ 1024 data line pairs since the capacitance charged/discharged at a time is as small as 200 to 300 pF for the data line and 2 to 3 pF for the plate.
- the precharging potential of the data line is set at an intermediate level between the high potential and the low potential of the data line voltage amplitude.
- a capacitor in each memory cell is generally made using a thin oxide film.
- the plate potential is set, during the stand-by time of the memory, at an intermediate level between two storage potential level used in the memory cell. Therefore, the electric field applied to the capacitor of the memory cell is made small, thereby improving the reliability of the memory.
- the memory cell signal is larger on the high potential side than the low potential side so that the characteristics of data retention and a-ray soft error resistance can be improved.
- FIG. 63A shows a memory chip in the case where 1.5 V is applied as a power supply voltage (V cc ).
- V cc power supply voltage
- the data line precharge signal ⁇ overscore ( ⁇ p +L ) ⁇ is 1.5 V
- the senser amplifier signal lines CSP and CSN are also 1.2 V. Therefore, the sense amplifiers are in the OFF state.
- ⁇ overscore ( ⁇ p +L ) ⁇ has been changed to 0 V
- one of the word lines is selected by the X decoder. It is assumed that the word line W 0 has been selected. When W 0 becomes 2 V, a memory cell signal appears on each data line.
- the potential of the data line D 0 becomes slightly higher than 1.2 V.
- CSP and CSN arc changed from 1.2 V to 1.5 V and to 0.9 V, respectively by the sense amplifier driving signal generating circuit CD.
- the sense amplifiers SA 0 to SAn operate to amplify the memory signals.
- the data line D 0 becomes a high potential level of 1.5 V and the data line D 0 becomes a low potential of 0.9 V.
- the potential at the plate P 0 is changed from 1.5 V to 0.6 V by the plate driving circuit PD.
- the potential or the-word line W 0 becomes 1.5 V.
- the storage node N 0 of the memory cell MC 0 is 1.5 V and the data line D 0 is also 1.5 V so that the transistor T 0 is in the OFF state.
- the potential of the plate P 0 varies from 0.6 V to 1.5 V.
- the storage node N 0 of the memory cell MC 0 is boosted from 1.5 V to about 2.4 V.
- ⁇ overscore ( ⁇ p) ⁇ becomes 1.5 V thereby to precharge the data lines.
- CSP and CSN become 1.2 V.
- D 0 and ⁇ overscore (D 0 ) ⁇ become 0.9 V and 1.5 V, respectively. Therefore, even when the potential of the word line W 0 has become 1.5 V, the transistor T 0 in the memory cell MC 0 remains ON. Thereafter, when the plate P 0 varies from 0.6 V to 1.5 V, the potential at the storage node N 0 of the memory cell MC 0 is slightly increased, but it is returned to 0.9 V since it is held by the sense amplifier. Thereafter, when the word line W 0 becomes 0 V, 0.9 V is stored in the memory cell MC 0 .
- the plate potential of a non-selection memory cell is also varied, whereby the potential at the storage node of the non-selection memory cell is varied.
- N 1 is 2.4 V.
- W 1 is 0 V and D 0 is 1.5 V or 0.9 V and so the transitor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- N 1 is 0.9 V.
- W 1 is 0 V and D 0 is 1.5 V or 0.9 V and so the transistor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- W 1 is 0 V and D 0 is 1.5 V or 0.9 V and so the transistor T 1 of the memory cell is in the OFF state so that any problem does not occur.
- the voltage amplitude of the data lines and that of the voltage to be written into the memory cells can be determined independently from each other. Therefore, by decreasing the charging/discharging current for the data lines which provide a large parasitic capacitance and also a large charging/discharing current and increasing the voltage amplitude of the plates which provide a small parasitic capacitance, power consumption in the memory can be reduced while assuring a sufficient memory cell signal. In this case, setting the voltage amplitude of the data lines at a larger value than that of the plates is efficient to realize them.
- the charging/discharging current can be decreased to ⁇ fraction (1/5+L ) ⁇ of the conventional case where it is 5 V.
- the data line voltage amplitude may be decreased to the neighborhood of the threshold voltage of the MOS-FETs which constitute the sense amplifier, but it is desired to satisfy, in view of the stability of the operation, the condition,
- the precharging potential of the data line is set at an intermediate level between the high potential and the low potential of the data line voltage amplitude.
- a capacitor in each memory cell is generally made using a thin oxide film.
- the plate potential is set, during the stand-by time of the memory, at an intermediate level between two storage potential level used in the memory cell. Therefore, the electric field applied to the capacitor of the memory cell is made small, thereby improving the reliability of the memory.
- the memory cell signal is larger on the high potential side than the low potential side so that the characteristics of data retention and ⁇ -ray soft error resistance can be improved.
- DRAM with a power supply voltage of 1.5 V and reduced power consumption can be realized. Therefore, DRAM which can be operated during, both the stand-by and operation of a memory can be realized. Also, DRAM can be operated with a power supply voltage so that exchange between a normal power supply source and battery can be easily made. Thus, the application of DRAM can be extended.
- FIGS. 64A and 64B A further embodiment of the present invention will be explained with reference to FIGS. 64A and 64B.
- This embodiment is also directed to a method of writing a memory cell signal from a plate thereby to decrease the data line voltage amplitude.
- This embodiment is different from the embodiment of FIG. 63A in only that a plate wiring is provided for each word line.
- the other circuit arrangement and operation are the same as the embodiment of FIGS. 64A and 64B.
- the plate wiring is provided for each word line so that even when the plate potential varies, the potential at the storage node of each memory cell connected with a non-selected word line does not vary.
- the voltage to be written from the plate can be larger than in the embodiment of FIGS. 63A and 63B and so the voltage to be written in the memory cell is made larger than the power supply voltage.
- the storage voltage in the memory cell can be further increased so that the characteristics of date retention and a-ray soft error resistance can be further improved.
- the power supply voltage can be easily decreased, which is efficient to operate a memory at a low voltage.
- the low level side potential on the data line is set at a level higher than 0 V, but the low and high level potentials may be set at 0 V and 0.6 V, respectively.
- the intermediate level of the word line voltage is required to be decreased correspondingly.
- FIGS. 65A to 69 B show concrete examples of several controlling circuits for the memory arrays used in the embodiments of FIGS. 61A to FIG. 64 B. Although these are directed to the case of a power supply voltage of 5 V, they may be applied to the case of a power supply voltage of 1.5 V as long as the voltage relation is correspondingly changed.
- FIG. 65A shows a concrete circuit configuration of the X decoder.
- XD 1 is a decoder section which serves to select one word line in response to an address signal;
- W is a word line;
- numeral 54 is a node to which a voltage VCR of 7 V is applied; and
- x is a word line driving signal.
- the node 55 becomes 5 V, and so T 51 and T 52 are turned ON and OFF, respectively.
- the signal ⁇ x appears on the word line W.
- ⁇ x is 7 V so that the word line becomes also 7 V.
- x lowers to 5 V so that the word line W becomes also 5 V.
- the node 55 becomes 7 V so that the word line W returns to 0 V.
- FIG. 66A shows a concrete configuration of the circuit for generating the word line driving signal used in the circuit of FIG. 65 A.
- the operation of this circuit will be explained with reference to FIG. 66 B. While a signal ⁇ 2 is 0 V, a transistor T 62 is ON and a transistor T 61 is OFF so that an output node 62 is 5 V. When ⁇ 2 becomes 5 V, T 62 and T 61 are turned ON and OFF, respectively so that the output node 62 is boosted to 7 V by a capacitor C 61 . Thereafter, when ⁇ 2 returns to 0 V, the node 62 also returns to 5 V. In this way, the ⁇ x signal is generated.
- FIG. 67 shows a concrete configuration of the circuit for generating the voltage VCR a 7 V. As seen from the figure, this voltage is generated by rectifying a pulse signal 3 through capacitor C 71 and transistors T 71 and T 72 . The value of this voltage is decided by the threshold voltages of transistors T 73 , T 74 and T 75 .
- FIG. 68A shows a concrete configuration of the circuit for generating the sense amplifier driving signal.
- CSP and CSN are a sense amplifier driving signal line, respectively.
- a 81 is a differential amplifier.
- Vr 1 is a reference voltage (3 V) generated by the reference voltage generating circuit (not shown).
- Vdp is a data line percharge voltage (4 V) which is generated on the basis of the reference voltage as mentioned previously.
- FIG. 69A shows a concrete configuration of the plate driving circuit.
- a 91 is a differential amplifier;
- Vr 2 is a reference voltage (2 V) generated by the reference voltage generating circuit;
- numeral 93 is an output node.
- ⁇ 4 is 0 V
- a transistor T 91 is ON and a transistor T 92 is OFF so that the output is 5 V.
- T 91 and T 92 are turned OFF and ON, respectively so that the output becomes 2 V. Thereafter, when ⁇ 4 becomes 0 V, the output returns to 5 V.
- FIGS. 70A to 70 D show embodiments of a memory chip which permits DRAM operating at a power supply voltage of 1.5 V to be operated also at the power supply voltage of 3 V.
- FIG. 70A shows a memory chip which permits DRAM to be exchanged between for 1.5 V and 3 V through the selective bonding of the chip in packaging it.
- numeral 101 is a memory chip; and numeral 102 is a peripheral circuit which is composed of an input/output interface circuit and a circuit for generating timing pulses for controlling the memory array.
- the input/output interface circuit is disclosed in e.g. the data book for a 4-bit single chip microcomputer published by Nippon Electric Co., Ltd., pages 997-999.
- L is a voltage limiter which serves to drop the voltage input from the outside to 1.5 V (Vc 1 ) for internal use.
- Numerals 104 to 106 are bonding pads (numerals 105 and 106 are for power supplies and numeral 104 is for control of the voltage limiter).
- the manner of operating such a chip at a power supply voltage of 1.5 V is as follows.
- the bonding pad 106 is connected with a power supply pin for the package. It is assumed that when a node 107 is at a low level, the voltage limiter L is OFF to provide an output terminal with high impedance, and when a node 107 is at a high level, it is ON thereby to operate. Therefore, the bonding pad 104 is not connected with anywhere but is placed in the open state. Also the bonding pad 105 is placed in the open state. Thus, the voltage of 1.5 V is applied to the memory array 103 and the peripheral circuit 102 .
- the manner of operating the chip at a power supply voltage of 3.3 V is as follows.
- the bonding pad 105 is connected with the power supply pin for the package.
- the bonding pad 104 is also connected with the power supply pin thereby to place the node 107 in the high level.
- the voltage limiter L becomes ON,
- the bonding pad 106 is placed in the open state.
- the voltage lowered to 1.5 V by the voltage limiter is applied to the peripheral circuit 102 and memory array 105 .
- the circuits in the chip other than the input/output interface circuit are always operated at a fixed voltage so that the operation speed and power consumption can be held substantially constant.
- a memory chip is convenient to use for a user.
- two kinds of products can be made from one chip so that the production cost of the memory chip can be reduced.
- the products are classified according to the bondings so that the number of the products can be easily adjusted.
- the ON/OFF is switched according the bonding, but is may be switched by using fuse provided on the chip. Also, it may be controlled by using the result of a logic gate provided in the memory chip to which plural input signals to the memory chip are applied.
- the idea of this embodiment may be also applied to the other chip in which the circuits indicated by numerals 102 and 103 are a combination of a memory circuit and a logic circuit or only logic circuits.
- FIG. 70B shows an embodiment in the case where the above switching is carried out through the master-slice of aluminium (Al).
- At master-slice portions are represented by SW 1 and SW 2 .
- both switches SW 1 and SW 2 are connected with their “b” side.
- the power supply voltage of 1.5 V is directly applied from the bonding pad of the power supply to the memory array 103 and peripheral circuit 102 .
- the voltage limiter is OFF since the input node 107 is at the low level.
- the circuits in the chip other than the input/output interface circuit are always operated at a fixed voltage so that the operation speed and power consumption can be held substantially constant.
- a memory chip is convenient to use for a user.
- two kinds of products can be made from one chip so that the production cost of the memory chip can be reduced.
- the products are classified according to the Al master-slice so that a small number of bonding pads are required thereby reducing the chip area.
- FIG. 70C shows an embodiment of the memory chip which can be used even when the power supply voltage is continuously varied in the range of 1.5 V to 3.3 V.
- the characteristic of the voltage limiter as shown in FIG. 70D is adopted. Specifically, the output is fixed to 1.5 V even when the power supply voltage is varied from 1.5 V to 3.3 V. Also the memory array and the peripheral circuit are adapted to operate at 1 V.
- the memory array and the peripheral circuit ate operated at 1 V. Therefore, with any optional power supply voltage between 1.5 V and 3.3 V, the memory chip can be operated.
- the circuits in the chip are always operated at the fixed voltage of 1 V so that the operation speed and power consumption can be held substantially constant.
- Such a memory chip is convenient to use for a user.
- the ON/OFF control of the voltage limiter is not required so that the chip arrangement can be simplified.
- 1.5 V corresponds to one battery and 3.3 V corresponds to two batteries so that the memory chip can be operated using one. battery or two batteries.
- the power consumption in DRAM can be greatly reduced.
- the voltage amplitude of the data lines in operating the sense amplifiers can be greatly reduced as compared with the conventional case so that the charging/discharging current on the data line can be reduced.
- the memory cell signal can be increased by rewriting it from a plate.
- the characteristics of data retention and a-ray soft error resistance of DRAM can be improved. Accordingly, reduced power supply voltage and reduced power consumption in DRAM can be realized so that DRAM can be operated using a battery(s).
- the sense amplifier is improved on the basic premise of a precharging system of precharging the potential on a data line at an intermediate level between the high potential and low potential appearing on the data line (simply called “half precharge system”) in which with the high potential of a power supply voltage of V cc and the low potential of 0 V, the data line is precharged at ⁇ fraction (1/2+L ) ⁇ V cc .
- FIG. 71A shows the circuit arrangement in accordance with one embodiment of the present invention in which MOS-FETs (Q 1 ′, Q 2 ′, Q 3 ′ and Q 4 ′) each having a low threshold voltage Vth is used in a sense amplifier.
- MOS-FETs Q 1 ′, Q 2 ′, Q 3 ′ and Q 4 ′
- the operation of the data line in the case where it is operated at a low voltage amplitude (1 V) will be explained with reference to the waveform chart of FIG. 71 C.
- the voltage on a word line W 0 is boosted from VSS (0 V) to VDH (1.5 V)
- data stored in a storage capacitor Cs is read out on a data line D.
- transistors QP and QN for driving sense amplifiers are turned ON and OFF so that a sense amplifier driving line varies from HVC (0.5 V) to VDL (1.0 V) and another sense amplifier driving line CSN varies from HVC (0.5 V) to VSS (0 V).
- the transistors (Q 1 ′, Q 2 ′, Q 3 ′ and Q 4 ′) each having a low threshold voltage are used so that the gate-source (drain) voltage sufficiently exceeds the threshold voltage.
- the transistors in the sense amplifier are sufficiently turned ON thereby to sufficiently amplify the signal voltage on the data line.
- the sense amplifier constituted by transistors each having an ordinary (i.e. relatively high)
- the gate-source (drain) voltage becomes close to the threshold voltage.
- the transistors in the sense amplifier are not sufficiently turned ON so that the signal voltage on the data line can not be amplified.
- the subsequent operation of the data line is the same as the conventional DRAM.
- FIG. 71B shows the waveform chart in the case where the data line is operated at the voltage amplitude of 1.5 V. In this case, the charging/discharging speed of the data line is slightly increased because of the use of the sense amplifier in accordance with this embodiment.
- FIG. 71D is a graph for explaining the advantages or merits of this embodiment.
- VDLmin is the data line charging/discharging voltage when the sense amplifier reaches its operation limit.
- the current flowing between the drain and source when the gate-source (drain) voltage is set at 0 V is minutely disclosed in R. M. Swanson and J. D.
- FIGS. 71E and 71F are graphs showing the relation between VTO and the channel length Lg of the transistor.
- the sense amplifier (Q 1 ′, Q 2 ′, Q 3 ′ and Q 4 ′) in accordance with this embodiment uses low Vth MOS transistors, the other sense amplifier uses normal Vth MOS transistors, and the conventional sense amplifier uses high Vth MOS transistors.
- a comparatively long channel length Lg of 0.5 ⁇ m is adopted. This intends to prevent the threshold voltage of the transistors in the sense amplifier from being varied due to processing variations of Lg and so the sensibility of the sense amplifier from being reduced.
- a comparatively short channel length Lg a e.g. 0.3 ⁇ m is adopted in order to provide a high driving capability.
- VTL is a sufficiently small value of 0.4 V (worst or largest value) for the gate-source (drain) voltage of 0.6 V in the sense amplifier.
- the operation range of the sense amplifier can be extended to VTL ⁇ 0.8 V.
- the current IDS max flowing the drain and sources in the sense amplifiers is 100 ⁇ A (when 16000 sense amplifiers are operated), which is negligibly small as compared with the charging current on the data line.
- the low Vth MOS transistors as shown in FIGS. 71E and 71F can be made by varying the amount of ion implanatation in masking the sense amplifier section. Further, the same effect as the low voltage operation of sense amplifiers can be realized by using low Vth MOS transistors in the parts where a low voltage is provided between the gate and source of each transistor (e.g. transistors for switching input/output lines in sharing a memory array). Moreover, the same effect can be also obtained by depiction type MOS transistors in place of the low Vth MOS transistors. In this case, during the precharging time when the sense amplifiers are not operated, the substrate potential of the N channel MOS transistors in the sense amplifiers is raised (that of the P channel MOS. transistors is lowered) so as not to conduct a current between the data lines.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI (e.g. pass gate) which can operate at a comparatively low power supply voltage can also be provided.
- FIGS. 72A and 72B show the circuit configuration in accordance with a further embodiment of the present invention in which the conventional sense amplifier driving transistors are connected in parallel in their two sets (QP 1 , QP 2 ; QN 1 , QN 2 ) and the sense amplifier driving lines CSP and CSN are provided with boosting capacitors CBP and CBN, respectively.
- the substrate potential of P channel MOS transistors constituting a sense amplifier is at the same level as that of the sense amplifier driving lines CSP and CSN.
- the gate-source (drain) voltage of the transistors (Q 1 , Q 2 , Q 3 and Q 4 ) constituting a sense amplifier becomes VDL/2+0.5 V or so, so that the sense amplifier is sufficiently turned on thereby amplifying the voltages on data lines D and ⁇ overscore (D) ⁇ to VDL (1.0 V) and VSS (0 V), respectively.
- P 2 P is varied from VSS (0 V) to VDH (1.5 V)
- P 2 N is varied from VDL (1.0 V) to VDB ( ⁇ 0.5 V).
- the sense amplifier driving transistors QP 2 and QN 2 are turned on so that the amplification by the sense amplifier can be sufficiently performed.
- the subsequent operation of the date lines is the same as the conventional system.
- the capacitance of the boosting capacitors CBP and CBN may be 150 pF or so (assuming that 1000 sense amplifiers each having the data line capacitance of about 300 pF are connected with the sense amplifier driving lines). Any voltage values at the respective terminals other than the values shown in FIG. 72B may be used as long as the voltage amplitude between the sense amplifier driving lines CSP and CSN is larger than that between the data lines D and ⁇ overscore (D) ⁇ .
- the voltage of VDH may be generated by boosting VDL or reducing an external power supply voltage. Either CSP or CSN may be boosted.
- the VDL wiring may be provided with a boosting capacitor CBP for boosting VDL.
- the substrate potential of the sense amplifier driving transistors QP 1 and QP 2 is set at the same level as that of VDL.
- the sense amplifier driving transistors QP 1 , QP 2 , QN 1 and QN 2 may be P channel MOS transistors, N channel MOS transistors or bipolar transistors as long as the potential of the sense amplifier driving line can be varied from HVC to VDL on the side of CSP and can be varied from HVC to VSS on the side of CSN. Further, by boosting the sense amplifier driving lines so that the substrate potential of each transistor is not forward-biased, the latch-up thereof, etc. can be prevented.
- the increase of the threshold voltage thereof due to the body effect can be prevented, thereby further improving the operation of the sense amplifiers.
- Placing the substrate potential in the sense amplifier at the same potential as the sense amplifier driving line can be realized by using the triple well structure of the substrate.
- the low Vth MOS transistors in the embodiment of FIG. 71A in the sense amplifier (Q 1 , Q 2 , Q 3 and Q 4 ) the operation at further reduced voltage can be carried out.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of-a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- FIGS. 73A to 73 D show the concept of a further embodiment of the present invention.
- constant voltage generating circuits LVDH, LVDL and LVDBL are provided in a memory chip in order to generate constant voltages VDH, VDL and VDBL.
- CSP and CSN become VDL and VDBL, respectively, so that the data lines D and ⁇ overscore (D) ⁇ can be fixed at VDL and VDBL, respectively.
- the data line D is prevented from becoming higher than VDL and the data line D is prevented from becoming lower than VDBL.
- the voltage of VDH may be also generated by boosting VDL.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- constant voltage generating circuits LVDH, LVDL and LVDBL are provided in a memory chip in order to generate constant voltages VDH, VDL and VDBL.
- CSP and CSN become VDL and VDBL, respectively, so that the data lines D and ⁇ overscore (D) ⁇ can be fixed at VDL and VDBL (VSS), respectively.
- the timing of turning SP 1 and SN 1 off and turning SP 2 and SN 2 on set decided when D and ⁇ overscore (D) ⁇ become about VDL and VDBL, respectively.
- the data line D is prevented from becoming higher than VDL and the data line ⁇ overscore (D) ⁇ is prevented from becoming lower than VDBL.
- the voltage of VDH may be also generated by boosting VDL.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- FIG. 73E is a concrete circuit arrangement of the embodiments of FIGS. 73B and 73D. Only the side of the sense amplifier driving line CSP in FIG. 73C will be explained.
- the conventional sense amplifier driving transistors are connected in parallel in their two sets (QP 1 , QP 2 ; QN 1 , QN 2 ).
- the drain of the P channel MOS transistor QP 1 is set at VDH (e.g. 1.5 V) whereas the drain of the P channel MOS transistor QP 2 is set at VDL (e.g. 1.0 V).
- the substrate voltage of QP 1 and QP 2 is set at VDH.
- the gate-source (drain) voltage of the transistors Q 3 and Q 4 in a sense amplifier becomes VDL/2+0.5 V or so, so that the sense amplifier is sufficiently turned on thereby amplifying the voltages on a data line D to VDL (1.0 V). Also the gate-source (drain) voltage of the transistors Q 1 and Q 2 in the sense amplifier is increased thereby to amplify a data line to VSS (0 V).
- any voltage values at the respective terminals other than the values shown in FIG. 73F may be used as long as the voltage of the sense amplifier driving lines CSP is larger than the charging voltage VDL of the data line.
- the voltage of VDH may be generated by boosting VDL or reducing an external power supply voltage.
- the sense amplifier driving transistors QP 1 , QP 2 , QN 1 and QN 2 may be P channel MOS transistors, N channel MOS transistors or bipolar transistors as long as the potential of the sense amplifier driving line can be varied from HVC to VDL on the side of CSP and can be varied from HVC to VSS on the side of CSN.
- the increase of the threshold voltage thereof due to the body effect can be prevented, thereby further improving the operation of the sense amplifiers.
- Placing the substrate potential in the sense amplifier at the same potential as the sense amplifier driving line can be realized by using the triple well structure of the substrate.
- the low Vth MOS transistors in the embodiment of FIG. 71A in the sense amplifier (Q 1 , Q 2 , Q 3 and Q 4 ) the operation at further reduced voltage can be carried out.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- the voltage relation should not be limited to those as shown in FIGS. 73A to 73 E since the same effect as mentioned above can be obtained by causing the gate-source voltage of the MOS transistors operating with a small amplitude to sufficiently exceed the threshold voltage thereof only during a certain period of the operation.
- FIG. 74A shows the circuit arrangement of a further embodiment of the present invention in which plate terminals of the storage capacitors CSs connected with reference data lines DS are adapted to be driven at a time.
- a precharge voltage to be applied to a precharge circuit Q 5 ′, Q 6 ′, Q 7 ′, Q 5 , Q 6 and Q 7
- a constant voltage VDP which has the characteristic as shown in FIG. 74E or FIG. 74F, is adopted.
- the voltage of a dummy word line DW 0 is varied from VSS (0 V) to VDH (1.5 V) while the voltage of the reference data line D is held at the precharge voltage VDP (0.75 V).
- the voltage of the plate terminal CSB of the storage capacitor CS′ connected with the data line D is varied from VDP (0.75 V) to HVC (0.5 V).
- sense amplifier driving transistors QP 1 and QN 1 are turned on so that a sense amplifier driving line CSP varies from VDP (0.75 V) to VDL (1.0 V) and another sense amplifier driving line CSN varies from VDP (0.75 V) to VSS (0 V).
- the gate-source (drain) voltage of the transistors Q 1 and Q 2 in a sense amplifier becomes VDP, so that the sense amplifier is sufficiently turned on thereby amplifying the voltages on a data line ⁇ overscore (D) ⁇ to VSS (0 V).
- the gate-source (drain) voltage of the transistors Q 3 and Q 4 in the sense amplifier is increased thereby to amplify a data line D to VDL (1.0 V). Then, if P 2 P is varied from VSS (0 V) to VDL (1.0 V), the sense amplifier driving transistor QN 2 is turned ON so that the amplification by the sense amplifier can be sufficiently performed.
- the subsequent operation of the data line is the same as the conventional system.
- the voltage of the plate CSB is varied from HVC (0.5 V) to VDP (0.75 V) before precharging the data lines.
- the dummy word line DW 0 is varied from VDH (1.5 V) to VSS (0 V) around the time when the data line voltage has been restored to VDP (0.75 V) after the precharging.
- VDP has the characteristic shown in FIG. 74E
- VDP has the characteristic shown in FIG. 74 F
- VDP>VDL/2 HVC (FIG. 74 F)
- the operation of this case is the same as the conventional system as shown in FIG. 74 C. Incidentally, the technique for driving the plate voltage has been explained in relation to the embodiments previously mentioned.
- a driver consisting of MOS transistors Q 20 and Q 21 (Q 22 and Q 23 ) may be provided on the way of a plate driving line CSL to use signals from the dummy word lines DW 1 and DW 2 as switching signals through gates NAD 1 and NAD 2 .
- Q 20 , Q 21 , Q 22 , Q 23 , NAD 1 and NAD 2 are arranged cyclically in the memory. But they may be arranged collectively outside the memory array.
- each of NAD 1 and NAD 2 of FIG. 74D is constituted by an OR circuit, it may be constituted by a NOR circuit and an inverter.
- the dummy cell may be in any optional format. Specifically, with the plate voltage for the dummy word lines set at a fixed voltage (VP) as usual, the dummy word line DW 0 may be varied from VDH (1.5 V) to VSS (0 V) when the data line voltage immediately after the precharging becomes HVC (0.5 V). Otherwise, with a MOS transistor for writing provided between CS′ and QW 0 , HVC (1.5 V) may be written.
- VP fixed voltage
- the voltage of VDP may be generated by boosting VDL or reducing an external power supply voltage.
- the sense amplifier driving transistors QP 1 , QP 2 , QN 1 and QN 2 may be P channel MOS transistors, N channel MOS transistors or bipolar transistors as long as the potential of the sense amplifier driving line can be varied from HVC to VDL on the side of CSP and can be varied from HVC to VSS on the side of CSN.
- the increase of the threshold voltage thereof due to the body effect can be prevented, thereby further improving the operation of the sense amplifiers.
- Placing the substrate potential in the sense amplifier at the same potential as the sense amplifier driving line can be realized by using the triple well structure of the substrate. Further, by commonly using the sense amplifier driving line CSP or CSN and a wiring for precharging, the precharging speed can be enhanced without increasing the wiring area. Moreover, by using the low Vth MOS transistors in the embodiment of FIG. 71A in the sense amplifier (Q 1 , Q 2 , Q 3 and Q 4 ), the operation at further reduced voltage can be carried out.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- FIG. 75A shows the circuit arrangement of a further embodiment of the present invention in which a boosting capacitor CB is connected with each data line.
- sense amplifier driving transistors QP and QN are turned on so that a sense amplifier driving line CSP varies from HVC (0.5 V) to VDL (1.0 V) and another sense amplifier driving line CSN varies from HVC (0.5 V) to VSS (0 V).
- the gate-source (drain) voltage of the transistors Q 1 and Q 2 a sense amplifier becomes VDL/2+0.5 V or so, so that the sense amplifier is sufficiently turned on thereby amplifying the voltages on the data line ⁇ overscore (D) ⁇ to VSS (0 V).
- the gate-source (drain) voltage of the transistors Q 3 and Q 4 in the sense amplifier is increased thereby to amplify the data line D to VDL (1.0 V).
- the subsequent operation of the data lines is the same as the conventional system.
- the voltage at the boosting terminal PCB is varied from VDL (1.0 V) to VSS (0 V) before precharging the data lines.
- a voltage difference between the data line voltage and VSS is VDL/2 or more.
- the boosting voltage may be applied with the phase reverse to the case mentioned above so that both voltages of the data lines D and ⁇ overscore (D) ⁇ are lowered. Also in this case, the above voltage difference in driving the sense amplifier has only to be required to be VDL/2 or more.
- the boosting line and the sense amplifier CSP may be commonly used.
- the sense amplifier driving transistors QP and QN may be P channel MOS transistors, N channel MOS transistors or bipolar transistors as long as the potential of the sense amplifier driving line can be varied from HVC to VDL on the side of CSP and can be varied from HVC to VSS on the side of CSN.
- the substrate potential of Q 3 and Q 4 in the sense amplifier at the same potential level as the sense amplifier driving line CSP or placing that of Q 1 and Q 2 in the sense amplifier at the same potential level as the sense amplifier driving line CSN, the increase of the threshold voltage thereof due to the body effect can be prevented, thereby further improving the operation of the sense amplifiers.
- Placing the substrate potential in the sense amplifier at the same potential as the sense amplifier driving line can be realized by using the triple well structure of the substrate.
- the low Vth MOS transistors in the embodiment of FIG. 71A in the sense amplifier (Q 1 , Q 2 , Q 3 and Q 4 ) the operation at further reduced voltage can be carried out.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- FIG. 76A shows the circuit arrangement of a further embodiment of the present invention in which the data line boosting capacitors CBs in FIG. 75A are connected with the gates of MOS transistors Q 1 and Q 2 constituting a sense amplifier and these gates and CBs are adapted to be separatable from the data lines by MOS transistors.
- the operation of the circuit of FIG. 76A will be explained with reference to the waveform chart of FIG. 76 B.
- the word line W 0 becomes a high potential
- data is read out on the data line D from the storage capacitor CS.
- the gate voltage of QA and QB is held at substantially the same potential VDH as the word line W 0 (The value of the voltage CGA may be a value which permits QA and QB to be sufficiently turned on in its precharging).
- the data on the data line D is sent to also the gate of Q 1 through QA.
- the reference voltage of D is sent to the gate of Q 2 .
- sense amplifier driving transistors QP and QN are turned on thereby to vary a sense amplifier driving line CSP from HVC (0.5 V) to VDC (1.0 V) and to vary another sense amplifier driving line CSN from HVC to VSS (0 V).
- the gate voltage CGA of QA and QB is lowered to the potential of VDL by a capacitor CPC inserted between it and CSN so that QA and QB become their high resistance state, thereby electrically separating the data lines D and ⁇ overscore (D) ⁇ from gates of Q 1 and Q 2 .
- the boosting capacitors CBs boost only the gates of Q 1 and Q 2 so that a sufficient voltage can be obtained with a small capacitance than in the previous embodiment.
- both gate voltages of Q 1 and Q 2 are boosted to VD1 ⁇ 2+0.2 or more.
- Q 1 and Q 2 are sufficiently turned ON thereby to amplify the data line ⁇ overscore (D) ⁇ to VSS at a high speed.
- the gate-source voltage of Q 3 becomes large thereby to amplify the data line D to VDL at a high speed.
- the subsequent operation of the data lines and the boosting terminal PCB is the same as in the previous embodiment.
- precharging of CGA is carried out through QPC 2 during the period when the sense amplifier driving transistor QN is in the ON state.
- the precharging voltage is VDL (1.0 V).
- VDL 1.0 V
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- FIG. 77A shows the circuit arrangement of a further embodiment of the present invention.
- the sense amplifier is composed of two stages of a sense amplifier consisting of MOS transistors Q 12 to Q 15 coupled with each other through data lines and capacitors CC and the conventional sense amplifier consisting of MOS transistors Q 1 to Q 4 .
- the former sense amplifier operates at a higher voltage VDH (1.5 V) than VDL (1.0 V) in the conventional sense amplifier.
- CHP and CHN are common driving lines for these sense amplifiers.
- This voltage is sufficiently higher than the threshold voltage 0.6 V of the MOS transistors and the capacitance involved at the output of the sense amplifier is ⁇ fraction (1/10) ⁇ or so (only the capacitances of the gate and CC) of that on the data line so that the sense amplifier can carry out the amplification at a high speed.
- the output voltage of VSS (0 V) and VDH (1.5 V) are provided.
- the gate-source voltage in the transistors in the conventional sense amplifier is sufficiently higher than the threshold voltage thereof (1.5 V for NMOS Q 2 and ⁇ 1.0 V for PMOS Q 3 ) since the input terminal of the conventional sense amplifier consisting of Q 1 to Q 4 is connected with the sense amplifier consisting of Q 12 to Q 15 . Therefore, charging/discharging can be performed at a high speed for the data lines.
- the minimum value of the data line voltage amplitude in this embodiment is theoretically 0.6 V where the maximum value of the gate-source voltage of PMOSs (Q 3 , Q 4 ) equals the threshold voltage thereof. Considering the operation speed, that voltage amplitude is actually about 0.8 V.
- the low level of CHN at a negative value so that the gate-source voltage of PMOS can be further increased which permits the operation at a further reduced voltage.
- the low level of CHN is set at ⁇ 0.5 V, with the gate-source voltage of 0.8 V which allows a normal operation, the data line voltage amplitude can be reduced to 0.3 V which is lower than the threshold voltage of the transistors in the sense amplifier.
- the data lines are short-circuited and precharged by the precharging signal PC as in the embodiment of e.g. FIG. 71A, but further in this embodiment, the output terminal of the sense amplifier consisting of Q 12 to Q 15 is also short-circuited and precharged.
- transistors Q 16 , Q 17 and Q 18 are provided.
- the precharging voltage is 0.75 V which is 1 ⁇ 2 of VDH (1.5 V). Therefore, the amplitude of the precharging signal PC may be 1.35 V or more.
- the gate-source voltage thereof in driving can be made sufficiently higher than the threshold voltage, which makes it possible to realize the high speed operation and reduced power consumption.
- a memory circuit which can operate at a substantially low power supply voltage without injuring the speed performance thereof can be provided.
- the gist of the present invention is that by decreasing the voltage amplitude of signal lines (data lines in this embodiment) with large load capacitance, the circuit for driving the signal lines is driven with a voltage amplitude which is sufficiently larger than the operating threshold voltage of the elements constituting the sense amplifier.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- an LSI with the performances of high speed operation and reduced power consumption can be provided. For example, by using depletion type MOS-FETs for a part of Q 1 to Q 4 , further high speed operation can be realized.
- FIG. 78A is a schematic view of the circuit arrangement and section of a further embodiment of the present invention.
- This circuit serves to control the substrate voltage VBB of transistors in a sense amplifier thereby to optimize the threshold voltage VT thereof for operation.
- this circuit is composed of an MOS transistor for monitoring the threshold voltage, a reference voltage (VR) generating circuit, a comparator circuit COMP and a substrate voltage (VBB) generating circuit.
- FIG. 78A represents a relation between VBB and VT.
- the threshold voltage VT of a MOS transistor is varied by varying the substrate voltage VBB thereof.
- VBB substrate voltage
- FIG. 78B in the case of NMOS, if VBB is increased in its negative direction, the threshold voltage VT is enhanced whereas if VBB is decreased in the same direction, VT is lowered.
- the threshold voltage may be lowered.
- the threshold voltage of a MOS transistor in diode-connection is monitored through its constant current driving, the monitored threshold voltage is compared with the reference voltage VR by the comparator circuit COMP, and an output voltage from the VBB generating circuit is controlled by the output from the comparator circuit so that the threshold voltage of the monitoring MOS transistor equals the reference voltage VR.
- the threshold voltage of the MOS transistor is located at a point b higher than a point a indicative of an optimum value due to fabrication variation, by lowering VBB to VB 1 , the threshold voltage can be shifted so as to be equal to VR.
- the threshold voltage is located at a lower point (point c ), by enhancing VBB to VB 2 , the threshold voltage can be also shifted to a point e so as to be equal to VR. Therefore, in accordance with this embodiment, a sense amplifier stabilized against fabrication variation can be provided.
- the high speed operation during the operation time and the reduced power consumption can be simultaneously realized, Moreover, with the well provided with the same circuit, during the operation time, VR is set negative for NMOS and positive for PMOS in order to place their threshold voltage in a depletion type whereas during the stand-by time, it is set positive for NMOS and negative for PMOS to place their threshold voltage in an enhancement type which is normal. Thus, the high speed operation and low voltage amplitude can be further advanced. In the case where the substrate voltage is required to be varied at a high speed because the operation cycle is short, the triple well structure may be used to separate the substrate part corresponding to the sense amplifier section whereby reduced power consumption can be realized also for the VBB generating circuit.
- FIG. 78C shows a concrete structure of FIG. 78 A.
- QB 1 and QB 2 are MOS transistors for monitoring;
- QB 3 to QB 8 constitute a comparator;
- OSC is an oscillating circuit for the VBB generating circuit;
- INV 1 , INV 2 , C 2 , C 3 and QB 9 to QB 12 constitute the VBB generating circuit.
- two stages of monitoring MOS transistors are connected for the purpose of an optimum bias for the comparator circuit.
- VR is required to be twice as large as an objective threshold voltage.
- the number of the stages of the monitoring transistors is not limited but may be any number which permits an input voltage for the comparator circuit to be optimized.
- the rectifying circuit (C 2 , C 3 and QB 9 to QB 12 ) in the VBB generating circuit is adapted to generate a double voltage in order to extend the control range of the threshold voltage, but this may be changed in accordance with the rate of change for the operation voltage of the sense amplifier or the substrate voltage.
- the threshold voltage in the sense amplifier can be stabilized regardless of fabrication variation and also can be varied in the operation time and stand-by time so that DRAM with the characteristics of a high speed and reduced power consumption can be provided.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- the gist of the present invention is that means of detecting the operation threshold voltage of the elements is provided and the threshold voltage is controlled by an output from the means so that it is an optimum value for circuit operation and so the circuit arrangement should not be limited to the arrangement mentioned above.
- the present invention has been explained in relation to DRAM, but may be applied to an LSI in any form including a random access memory (RAM) (dynamic or static), a read only memory (ROM), a logic LSI such as a microcomputer, etc.
- RAM random access memory
- ROM read only memory
- logic LSI such as a microcomputer, etc.
- the elements or devices to be used may be bipolar transistors, MOS transistors, the combination thereof, or transistors made of the material e.g. GaAs other than Si.
- a memory circuit which can operate at a comparatively low power supply voltage without injuring the speed performance can be realized.
- This memory circuit can be used as a memory for battery back-up or battery operation.
- the idea in this embodiment can also be applied to the circuit components other than the sense amplifiers whereby an LSI memory with the performances of a high operation speed and reduced power consumption can be provided.
- the other LSI such as a logic LSI which can operate at a comparatively low power supply voltage can also be provided.
- one chip ULSI which can operate in accordance with a wide range of power supply voltage can be realized. Also, the ULSI with reduced power consumption can be accomplished. One chip ULSI which can correspond to a number of input/output levels can also be realized.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Databases & Information Systems (AREA)
- Dram (AREA)
Abstract
Description
Claims (83)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/095,101 USRE37593E1 (en) | 1988-06-17 | 1998-06-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
US09/864,338 USRE40132E1 (en) | 1988-06-17 | 2001-05-25 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Applications Claiming Priority (11)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP63-148104 | 1988-06-17 | ||
JP63148104A JP2765856B2 (en) | 1988-06-17 | 1988-06-17 | Memory circuit |
JP63-222317 | 1988-09-07 | ||
JP63222317A JP2796311B2 (en) | 1988-09-07 | 1988-09-07 | Semiconductor device |
JP1-29803 | 1989-02-10 | ||
JP1029803A JP2914989B2 (en) | 1989-02-10 | 1989-02-10 | Semiconductor device |
JP1-66175 | 1989-03-20 | ||
JP1066175A JP2934448B2 (en) | 1989-03-20 | 1989-03-20 | Semiconductor integrated circuit |
US07/366,869 US5297097A (en) | 1988-06-17 | 1989-06-14 | Large scale integrated circuit for low voltage operation |
US08/104,508 US5526313A (en) | 1988-06-17 | 1993-08-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
US09/095,101 USRE37593E1 (en) | 1988-06-17 | 1998-06-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/366,869 Continuation US5297097A (en) | 1988-06-17 | 1989-06-14 | Large scale integrated circuit for low voltage operation |
US08/104,508 Reissue US5526313A (en) | 1988-06-17 | 1993-08-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/104,508 Continuation US5526313A (en) | 1988-06-17 | 1993-08-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE37593E1 true USRE37593E1 (en) | 2002-03-19 |
Family
ID=27459126
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/366,869 Ceased US5297097A (en) | 1988-06-17 | 1989-06-14 | Large scale integrated circuit for low voltage operation |
US08/104,508 Ceased US5526313A (en) | 1988-06-17 | 1993-08-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
US09/095,101 Expired - Lifetime USRE37593E1 (en) | 1988-06-17 | 1998-06-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/366,869 Ceased US5297097A (en) | 1988-06-17 | 1989-06-14 | Large scale integrated circuit for low voltage operation |
US08/104,508 Ceased US5526313A (en) | 1988-06-17 | 1993-08-10 | Large scale integrated circuit with sense amplifier circuits for low voltage operation |
Country Status (1)
Country | Link |
---|---|
US (3) | US5297097A (en) |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6580654B2 (en) * | 1990-04-06 | 2003-06-17 | Mosaid Technologies, Inc. | Boosted voltage supply |
US20030117863A1 (en) * | 2001-12-24 | 2003-06-26 | Bong-Hwa Jeong | Current reducing device in sense amplifier over driver scheme of semiconductor memory chips and its method |
US20040042305A1 (en) * | 2002-08-29 | 2004-03-04 | Micron Technology, Inc. | Driving a dram sense amplifier having low threshold voltage pmos transistors |
US20040042304A1 (en) * | 2002-08-29 | 2004-03-04 | Kirsch Howard C. | Method and circuit for reducing DRAM refresh power by reducing access transistor sub threshold leakage |
US20040070409A1 (en) * | 2002-10-11 | 2004-04-15 | Mobley James B. | Adaptive reference voltage method and system |
US20040229378A1 (en) * | 2001-04-03 | 2004-11-18 | Micronics, Inc. | Well-plate microfluidics |
US6842375B1 (en) | 2001-12-06 | 2005-01-11 | Virage Logic Corporation | Methods and apparatuses for maintaining information stored in a non-volatile memory cell |
US20050024128A1 (en) * | 2003-08-01 | 2005-02-03 | John Pasternak | Voltage regulator with bypass for multi-voltage storage system |
US6992938B1 (en) * | 2001-12-06 | 2006-01-31 | Virage Logic Corporation | Methods and apparatuses for test circuitry for a dual-polarity non-volatile memory cell |
US20060071277A1 (en) * | 2004-09-29 | 2006-04-06 | Peterson Michael J | Apparatus and method for breakdown protection of a source follower circuit |
US20060164054A1 (en) * | 2005-01-25 | 2006-07-27 | Yongliang Wang | Voltage regulator with bypass mode |
US7095076B1 (en) | 2001-12-06 | 2006-08-22 | Virage Logic Corporation | Electrically-alterable non-volatile memory cell |
US7130213B1 (en) | 2001-12-06 | 2006-10-31 | Virage Logic Corporation | Methods and apparatuses for a dual-polarity non-volatile memory cell |
US20070230265A1 (en) * | 2004-01-30 | 2007-10-04 | Elpida Memory, Inc. | Semiconductor storage device and refresh control method therefor |
US20070279990A1 (en) * | 2006-05-26 | 2007-12-06 | Choy Jon S | Nonvolatile memory having latching sense amplifier and method of operation |
US20090295774A1 (en) * | 2008-05-27 | 2009-12-03 | Nec Electronics Corporation | Semiconductor integrated circuit having internal voltage generating circuit |
US20100026342A1 (en) * | 2008-08-02 | 2010-02-04 | Pramod Elamannu Parameswaran | High voltage input receiver using low voltage transistors |
US20100182867A1 (en) * | 2009-01-20 | 2010-07-22 | Jun-Phyo Lee | Internal voltage generating circuit of semiconductor memory device |
US20100238753A1 (en) * | 2009-03-17 | 2010-09-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuits, systems, and methods for reducing leakage currents in a retention mode |
US20100245149A1 (en) * | 2009-03-25 | 2010-09-30 | Fujitsu Limited | Comparison circuit and analog-to-digital conversion device |
US20110121659A1 (en) * | 2009-11-19 | 2011-05-26 | University Of Florida Research Foundation, Inc. | Method and apparatus for high efficiency ac/dc conversion of low voltage input |
US20120187981A1 (en) * | 2005-06-07 | 2012-07-26 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
Families Citing this family (98)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6212089B1 (en) * | 1996-03-19 | 2001-04-03 | Hitachi, Ltd. | Semiconductor memory device and defect remedying method thereof |
GB9007790D0 (en) * | 1990-04-06 | 1990-06-06 | Lines Valerie L | Dynamic memory wordline driver scheme |
US5583457A (en) | 1992-04-14 | 1996-12-10 | Hitachi, Ltd. | Semiconductor integrated circuit device having power reduction mechanism |
KR0136074B1 (en) * | 1992-09-11 | 1998-06-01 | 세키자와 스토무 | Mos static ram with improved soft error resistance;high-level supply voltage drop detection circuit and |
US5675824A (en) * | 1992-09-30 | 1997-10-07 | Intel Corporation | Programmable logic having selectable output voltages |
US5408144A (en) | 1993-01-07 | 1995-04-18 | Hitachi, Ltd. | Semiconductor integrated circuits with power reduction mechanism |
US7388400B2 (en) * | 1993-01-07 | 2008-06-17 | Elpida Memory, Inc. | Semiconductor integrated circuits with power reduction mechanism |
US6384623B1 (en) * | 1993-01-07 | 2002-05-07 | Hitachi, Ltd. | Semiconductor integrated circuits with power reduction mechanism |
JP3866781B2 (en) * | 1994-05-26 | 2007-01-10 | セイコーエプソン株式会社 | Information processing device with improved power consumption |
DE4427974C1 (en) * | 1994-08-08 | 1996-01-18 | Siemens Ag | Bipolar cascadable circuit arrangement for signal limitation and field strength detection |
KR0120606B1 (en) * | 1994-12-31 | 1997-10-30 | 김주용 | Auto mode selecting circuit of semiconductor memory |
JP3274306B2 (en) * | 1995-01-20 | 2002-04-15 | 株式会社東芝 | Semiconductor integrated circuit device |
US6292424B1 (en) | 1995-01-20 | 2001-09-18 | Kabushiki Kaisha Toshiba | DRAM having a power supply voltage lowering circuit |
KR0151032B1 (en) * | 1995-04-24 | 1999-01-15 | 김광호 | The semiconductor memory device for package level dc voltage to be tested |
EP0741457A1 (en) * | 1995-05-04 | 1996-11-06 | Siemens Aktiengesellschaft | Integrated circuit |
JP3199987B2 (en) | 1995-08-31 | 2001-08-20 | 株式会社東芝 | Semiconductor integrated circuit device and operation verification method thereof |
US5862359A (en) * | 1995-12-04 | 1999-01-19 | Kabushiki Kaisha Toshiba | Data transfer bus including divisional buses connectable by bus switch circuit |
US5633603A (en) * | 1995-12-26 | 1997-05-27 | Hyundai Electronics Industries Co., Ltd. | Data output buffer using pass transistors biased with a reference voltage and a precharged data input |
JP3707888B2 (en) * | 1996-02-01 | 2005-10-19 | 株式会社日立製作所 | Semiconductor circuit |
US20050036363A1 (en) * | 1996-05-24 | 2005-02-17 | Jeng-Jye Shau | High performance embedded semiconductor memory devices with multiple dimension first-level bit-lines |
US5748547A (en) * | 1996-05-24 | 1998-05-05 | Shau; Jeng-Jye | High performance semiconductor memory devices having multiple dimension bit lines |
US5717644A (en) * | 1996-10-09 | 1998-02-10 | International Business Machines Corporation | Apparatus for varying the refresh rate for a DRAM in response to variation in operating voltages and method thereof |
TW382670B (en) * | 1996-11-21 | 2000-02-21 | Hitachi Ltd | Low power processor |
TW400650B (en) * | 1996-11-26 | 2000-08-01 | Hitachi Ltd | Semiconductor integrated circuit device |
US5929695A (en) * | 1997-06-02 | 1999-07-27 | Stmicroelectronics, Inc. | Integrated circuit having selective bias of transistors for low voltage and low standby current and related methods |
US6133597A (en) * | 1997-07-25 | 2000-10-17 | Mosel Vitelic Corporation | Biasing an integrated circuit well with a transistor electrode |
US6531982B1 (en) | 1997-09-30 | 2003-03-11 | Sirf Technology, Inc. | Field unit for use in a GPS system |
US6327471B1 (en) | 1998-02-19 | 2001-12-04 | Conexant Systems, Inc. | Method and an apparatus for positioning system assisted cellular radiotelephone handoff and dropoff |
US6023176A (en) * | 1998-03-27 | 2000-02-08 | Cypress Semiconductor Corp. | Input buffer |
JP3853513B2 (en) * | 1998-04-09 | 2006-12-06 | エルピーダメモリ株式会社 | Dynamic RAM |
US6348744B1 (en) * | 1998-04-14 | 2002-02-19 | Conexant Systems, Inc. | Integrated power management module |
US6009023A (en) * | 1998-05-26 | 1999-12-28 | Etron Technology, Inc. | High performance DRAM structure employing multiple thickness gate oxide |
KR100378690B1 (en) | 1998-07-21 | 2003-06-12 | 주식회사 하이닉스반도체 | High power generator for semiconductor memory with reduced standby current |
US7711038B1 (en) | 1998-09-01 | 2010-05-04 | Sirf Technology, Inc. | System and method for despreading in a spread spectrum matched filter |
US7545854B1 (en) * | 1998-09-01 | 2009-06-09 | Sirf Technology, Inc. | Doppler corrected spread spectrum matched filter |
US6693953B2 (en) | 1998-09-30 | 2004-02-17 | Skyworks Solutions, Inc. | Adaptive wireless communication receiver |
US6147917A (en) * | 1998-10-15 | 2000-11-14 | Stmicroelectronics, Inc. | Apparatus and method for noise reduction in DRAM |
US6606349B1 (en) | 1999-02-04 | 2003-08-12 | Sirf Technology, Inc. | Spread spectrum receiver performance improvement |
US6448925B1 (en) | 1999-02-04 | 2002-09-10 | Conexant Systems, Inc. | Jamming detection and blanking for GPS receivers |
JP3303823B2 (en) * | 1999-02-23 | 2002-07-22 | 日本電気株式会社 | Power supply circuit |
US6577271B1 (en) | 1999-03-30 | 2003-06-10 | Sirf Technology, Inc | Signal detector employing coherent integration |
US6304216B1 (en) * | 1999-03-30 | 2001-10-16 | Conexant Systems, Inc. | Signal detector employing correlation analysis of non-uniform and disjoint sample segments |
US6351486B1 (en) | 1999-05-25 | 2002-02-26 | Conexant Systems, Inc. | Accelerated selection of a base station in a wireless communication system |
JP4115044B2 (en) * | 1999-06-23 | 2008-07-09 | 株式会社ルネサステクノロジ | Voltage generating circuit and semiconductor memory device including the same |
JP2001125943A (en) * | 1999-10-28 | 2001-05-11 | Nec Corp | Method for designing power supply decoupling circuit and design aiding system |
US6292395B1 (en) | 1999-12-30 | 2001-09-18 | Macronix International Co., Ltd. | Source and drain sensing |
WO2001057875A1 (en) * | 2000-02-04 | 2001-08-09 | Hitachi, Ltd. | Semiconductor device |
US6788655B1 (en) | 2000-04-18 | 2004-09-07 | Sirf Technology, Inc. | Personal communications device with ratio counter |
US6714158B1 (en) * | 2000-04-18 | 2004-03-30 | Sirf Technology, Inc. | Method and system for data detection in a global positioning system satellite receiver |
US6952440B1 (en) | 2000-04-18 | 2005-10-04 | Sirf Technology, Inc. | Signal detector employing a Doppler phase correction system |
US6931055B1 (en) | 2000-04-18 | 2005-08-16 | Sirf Technology, Inc. | Signal detector employing a doppler phase correction system |
US7885314B1 (en) | 2000-05-02 | 2011-02-08 | Kenneth Scott Walley | Cancellation system and method for a wireless positioning system |
US6778136B2 (en) | 2001-12-13 | 2004-08-17 | Sirf Technology, Inc. | Fast acquisition of GPS signal |
JP2002015573A (en) * | 2000-06-30 | 2002-01-18 | Mitsubishi Electric Corp | Semiconductor storage device |
JP3931025B2 (en) * | 2000-09-08 | 2007-06-13 | 三菱電機株式会社 | Self-bias adjustment circuit |
KR100399437B1 (en) | 2001-06-29 | 2003-09-29 | 주식회사 하이닉스반도체 | Internal power voltage generating device |
US7042770B2 (en) | 2001-07-23 | 2006-05-09 | Samsung Electronics Co., Ltd. | Memory devices with page buffer having dual registers and method of using the same |
KR100406558B1 (en) * | 2001-12-21 | 2003-11-20 | 주식회사 하이닉스반도체 | Voltage generator for semiconductor memory device |
US6925010B2 (en) * | 2003-07-10 | 2005-08-02 | Texas Instruments Incorporated | Static random access memory device having decreased sensitivity to variations in channel physical characteristics |
US7341765B2 (en) * | 2004-01-27 | 2008-03-11 | Battelle Energy Alliance, Llc | Metallic coatings on silicon substrates, and methods of forming metallic coatings on silicon substrates |
US20050209762A1 (en) * | 2004-03-18 | 2005-09-22 | Ford Global Technologies, Llc | Method and apparatus for controlling a vehicle using an object detection system and brake-steer |
US7447919B2 (en) * | 2004-04-06 | 2008-11-04 | Hewlett-Packard Development Company, L.P. | Voltage modulation for increased reliability in an integrated circuit |
US7877584B2 (en) * | 2005-08-29 | 2011-01-25 | The Invention Science Fund I, Llc | Predictive processor resource management |
US7647487B2 (en) * | 2005-08-29 | 2010-01-12 | Searete, Llc | Instruction-associated processor resource optimization |
US20070050608A1 (en) * | 2005-08-29 | 2007-03-01 | Searete Llc, A Limited Liability Corporatin Of The State Of Delaware | Hardware-generated and historically-based execution optimization |
US7627739B2 (en) * | 2005-08-29 | 2009-12-01 | Searete, Llc | Optimization of a hardware resource shared by a multiprocessor |
US7779213B2 (en) * | 2005-08-29 | 2010-08-17 | The Invention Science Fund I, Inc | Optimization of instruction group execution through hardware resource management policies |
US8181004B2 (en) * | 2005-08-29 | 2012-05-15 | The Invention Science Fund I, Llc | Selecting a resource management policy for a resource available to a processor |
US8516300B2 (en) * | 2005-08-29 | 2013-08-20 | The Invention Science Fund I, Llc | Multi-votage synchronous systems |
US7774558B2 (en) * | 2005-08-29 | 2010-08-10 | The Invention Science Fund I, Inc | Multiprocessor resource optimization |
US8375247B2 (en) * | 2005-08-29 | 2013-02-12 | The Invention Science Fund I, Llc | Handling processor computational errors |
US8209524B2 (en) | 2005-08-29 | 2012-06-26 | The Invention Science Fund I, Llc | Cross-architecture optimization |
US8255745B2 (en) * | 2005-08-29 | 2012-08-28 | The Invention Science Fund I, Llc | Hardware-error tolerant computing |
US7725693B2 (en) * | 2005-08-29 | 2010-05-25 | Searete, Llc | Execution optimization using a processor resource management policy saved in an association with an instruction group |
US8214191B2 (en) * | 2005-08-29 | 2012-07-03 | The Invention Science Fund I, Llc | Cross-architecture execution optimization |
US7512842B2 (en) * | 2005-08-29 | 2009-03-31 | Searete Llc | Multi-voltage synchronous systems |
US7739524B2 (en) * | 2005-08-29 | 2010-06-15 | The Invention Science Fund I, Inc | Power consumption management |
US20070050605A1 (en) * | 2005-08-29 | 2007-03-01 | Bran Ferren | Freeze-dried ghost pages |
US7505341B2 (en) * | 2006-05-17 | 2009-03-17 | Micron Technology, Inc. | Low voltage sense amplifier and sensing method |
US7869775B2 (en) * | 2006-10-30 | 2011-01-11 | Skyworks Solutions, Inc. | Circuit and method for biasing a gallium arsenide (GaAs) power amplifier |
US8294510B2 (en) * | 2006-12-26 | 2012-10-23 | Renesas Electronics Corporation | CMOS circuit and semiconductor device with multiple operation mode biasing |
KR100885491B1 (en) * | 2007-03-31 | 2009-02-24 | 주식회사 하이닉스반도체 | Semiconductor memory device having high-voltage generator |
US7684273B2 (en) * | 2007-11-14 | 2010-03-23 | Qimonda North America Corp. | Sense amplifier biasing method and apparatus |
US7733720B2 (en) * | 2007-11-16 | 2010-06-08 | International Business Machines Corporation | Method and system for determining element voltage selection control values for a storage device |
US7551508B2 (en) | 2007-11-16 | 2009-06-23 | International Business Machines Corporation | Energy efficient storage device using per-element selectable power supply voltages |
US9858986B2 (en) * | 2010-08-02 | 2018-01-02 | Texas Instruments Incorporated | Integrated circuit with low power SRAM |
US10698432B2 (en) * | 2013-03-13 | 2020-06-30 | Intel Corporation | Dual loop digital low drop regulator and current sharing control apparatus for distributable voltage regulators |
WO2016018281A1 (en) * | 2014-07-30 | 2016-02-04 | Hewlett-Packard Development Company, L.P. | Current behavior of elements |
JP5888387B1 (en) * | 2014-10-22 | 2016-03-22 | ミツミ電機株式会社 | Battery protection circuit, battery protection device, and battery pack |
US10284106B1 (en) | 2015-06-05 | 2019-05-07 | Vlt, Inc. | Power adapter |
US10706927B1 (en) * | 2018-05-08 | 2020-07-07 | SK Hynix Inc. | Electronic device and operating method thereof |
TWI660564B (en) * | 2018-06-01 | 2019-05-21 | 杰力科技股份有限公司 | Voltage converting circuit and control circuit thereof |
EP3681005A1 (en) * | 2019-01-08 | 2020-07-15 | Energysquare | Reporting device for multimodal article interface |
CN112992202B (en) | 2021-03-24 | 2022-08-05 | 长鑫存储技术有限公司 | Sense amplifier, memory and control method |
US11894101B2 (en) | 2021-03-24 | 2024-02-06 | Changxin Memory Technologies, Inc. | Sense amplifier, memory and control method |
CN112992200B (en) | 2021-03-24 | 2022-05-17 | 长鑫存储技术有限公司 | Sense amplifier, memory and control method |
JP7301237B2 (en) | 2021-03-24 | 2023-06-30 | チャンシン メモリー テクノロジーズ インコーポレイテッド | SENSE AMPLIFIER, MEMORY AND CONTROL METHOD |
US11823763B2 (en) | 2021-03-24 | 2023-11-21 | Changxin Memory Technologies, Inc. | Sense amplifier, memory and control method |
Citations (67)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3980935A (en) * | 1974-12-16 | 1976-09-14 | Worst Bernard I | Volatile memory support system |
JPS5312280A (en) | 1976-07-21 | 1978-02-03 | Seiko Instr & Electronics Ltd | Semiconductor device and its production |
JPS53114625A (en) | 1977-03-17 | 1978-10-06 | Nec Corp | Amplifier circuit |
US4161040A (en) * | 1976-05-24 | 1979-07-10 | Hitachi, Ltd. | Data-in amplifier for an MISFET memory device having a clamped output except during the write operation |
JPS54158848A (en) | 1978-06-06 | 1979-12-15 | Nippon Precision Circuits | Semiconductor circuit device |
JPS5538611A (en) | 1978-09-04 | 1980-03-18 | Nec Corp | Memory circuit |
JPS56105389A (en) | 1980-01-22 | 1981-08-21 | Fujitsu Ltd | Potential difference detecting circuit |
US4288865A (en) * | 1980-02-06 | 1981-09-08 | Mostek Corporation | Low-power battery backup circuit for semiconductor memory |
US4290119A (en) * | 1979-02-23 | 1981-09-15 | Hitachi, Ltd. | Memory device protected against undesirable supply voltage level |
JPS56130894A (en) | 1980-03-17 | 1981-10-14 | Nec Corp | Integrated circuit |
JPS56159892A (en) | 1980-05-13 | 1981-12-09 | Toshiba Corp | Semiconductor integrated circuit device |
JPS5782285A (en) | 1980-11-07 | 1982-05-22 | Fujitsu Ltd | Sense amplifying circuit |
JPS57172761A (en) | 1981-04-17 | 1982-10-23 | Hitachi Ltd | Semiconductor integrated circuit |
JPS5870482A (en) | 1981-10-23 | 1983-04-26 | Hitachi Ltd | Semiconductor integrated circuit |
JPS58108089A (en) | 1981-12-18 | 1983-06-28 | Nec Corp | Detecting and amplifying circuit |
US4399524A (en) * | 1980-02-18 | 1983-08-16 | Sharp Kabushiki Kaisha | Memory protection system |
US4460835A (en) | 1980-05-13 | 1984-07-17 | Tokyo Shibaura Denki Kabushiki Kaisha | Semiconductor integrated circuit device with low power consumption in a standby mode using an on-chip substrate bias generator |
JPS59151389A (en) | 1983-02-18 | 1984-08-29 | Hitachi Ltd | Large scale integrated circuit |
US4482985A (en) * | 1981-04-17 | 1984-11-13 | Hitachi, Ltd. | Semiconductor integrated circuit |
JPS6045997A (en) | 1983-08-24 | 1985-03-12 | Hitachi Ltd | Semiconductor device |
JPS60167523A (en) | 1984-02-10 | 1985-08-30 | Hitachi Ltd | Low power cmos integrated circuit |
US4539660A (en) * | 1980-12-26 | 1985-09-03 | Hitachi, Ltd. | Semiconductor integrated circuit |
JPS60242585A (en) | 1984-05-16 | 1985-12-02 | Hitachi Micro Comput Eng Ltd | Semiconductor storage device |
JPS6161479A (en) * | 1984-09-01 | 1986-03-29 | Oki Electric Ind Co Ltd | Manufacture of light emitting element |
JPS61148700A (en) | 1984-12-24 | 1986-07-07 | Hitachi Ltd | Semiconductor device |
JPS61158094A (en) | 1984-12-28 | 1986-07-17 | Toshiba Corp | Sense amplifier drive circuit of dynamic memory |
JPS61217986A (en) | 1985-03-25 | 1986-09-27 | Hitachi Ltd | Dynamic type ram |
JPS6215910A (en) | 1985-07-15 | 1987-01-24 | Hitachi Ltd | Amplifier circuit |
JPS62112357A (en) | 1985-11-11 | 1987-05-23 | Clarion Co Ltd | Excessive input protective device |
JPS62119958A (en) | 1985-11-20 | 1987-06-01 | Hitachi Ltd | Semiconductor device |
JPS62183161A (en) | 1986-02-07 | 1987-08-11 | Hitachi Ltd | Semiconductor integrated circuit device |
JPS62208496A (en) | 1986-03-10 | 1987-09-12 | Toshiba Corp | Mos integrated circuit |
JPS6337716A (en) | 1986-07-31 | 1988-02-18 | Nec Corp | Gate circuit |
US4730122A (en) | 1986-09-18 | 1988-03-08 | International Business Machines Corporation | Power supply adapter systems |
JPS6364694A (en) | 1986-09-04 | 1988-03-23 | Sony Corp | Semiconductor memory device |
JPS6386559A (en) | 1986-09-30 | 1988-04-16 | Toshiba Corp | Semiconductor storage device |
JPS6394499A (en) | 1986-10-07 | 1988-04-25 | Toshiba Corp | Semiconductor memory device |
JPS63179576A (en) | 1987-01-21 | 1988-07-23 | Toshiba Corp | Mos semiconductor device |
JPS63211193A (en) | 1987-02-27 | 1988-09-02 | Hitachi Ltd | Semiconductor integrated circuit device |
US4780850A (en) * | 1986-10-31 | 1988-10-25 | Mitsubishi Denki Kabushiki Kaisha | CMOS dynamic random access memory |
US4780852A (en) * | 1985-06-26 | 1988-10-25 | Hitachi, Ltd. | Semiconductor memory |
JPS63282994A (en) | 1987-05-15 | 1988-11-18 | Mitsubishi Electric Corp | Semiconductor dynamic random access memory |
JPS63299409A (en) | 1987-05-29 | 1988-12-06 | Nippon Telegr & Teleph Corp <Ntt> | Level conversion circuit |
JPS63308791A (en) | 1987-06-10 | 1988-12-16 | Hitachi Ltd | Semiconductor storage device |
JPS63308792A (en) | 1987-06-10 | 1988-12-16 | Mitsubishi Electric Corp | Semiconductor storage device |
US4794564A (en) * | 1986-08-08 | 1988-12-27 | Nec Corporation | Nonvolatile semiconductor memory including means for detecting completion of writing operation |
JPH01105391A (en) | 1987-10-17 | 1989-04-21 | Sony Corp | Memory |
US4833341A (en) * | 1986-04-01 | 1989-05-23 | Kabushiki Kaisha Toshiba | Semiconductor device with power supply voltage converter circuit |
JPH01149293A (en) | 1987-12-03 | 1989-06-12 | Mitsubishi Electric Corp | Semiconductor storage |
JPH01149292A (en) | 1987-12-03 | 1989-06-12 | Mitsubishi Electric Corp | Semiconductor storage |
US4855613A (en) * | 1987-05-08 | 1989-08-08 | Mitsubishi Denki Kabushiki Kaisha | Wafer scale integration semiconductor device having improved chip power-supply connection arrangement |
US4896297A (en) * | 1987-10-23 | 1990-01-23 | Mitsubishi Denki Kabushiki Kaisha | Circuit for generating a boosted signal for a word line |
US4916667A (en) * | 1987-12-25 | 1990-04-10 | Sony Corporation | Dynamic random access memory having folded bit line-shared sense amplifiers |
US4931075A (en) * | 1989-08-07 | 1990-06-05 | Ppg Industries, Inc. | High current multiterminal bushing controller |
US4937789A (en) * | 1987-10-13 | 1990-06-26 | Nec Corporation | Memory integrated circuit with an improved stand-by mode control circuit |
US4943952A (en) * | 1987-12-25 | 1990-07-24 | Nec Corporation | Semiconductor memory circuit with improved bit lane precharge circuit |
US4943960A (en) * | 1988-07-19 | 1990-07-24 | Mitsubishi Denki Kabushiki Kaisha | Self-refreshing of dynamic random access memory device and operating method therefor |
US4952825A (en) * | 1988-03-14 | 1990-08-28 | Nec Corporation | Semiconductor integrated circuit having signal level conversion circuit |
US4961166A (en) * | 1984-05-07 | 1990-10-02 | Hitachi, Ltd. | Dynamic RAM having a full size dummy cell |
US4962482A (en) * | 1988-02-19 | 1990-10-09 | Nec Corporation | Nonvolatile memory device using a sense circuit including variable threshold transistors |
US4982367A (en) * | 1987-05-15 | 1991-01-01 | Mitsubishi Denki Kabushiki Kaisha | Dynamic random access memory with well-balanced read-out voltage on bit line pair and operating method therefor |
US4984202A (en) * | 1989-03-20 | 1991-01-08 | Hitachi, Ltd. | Low voltage-operated semiconductor integrated circuit |
US4994688A (en) | 1988-05-25 | 1991-02-19 | Hitachi Ltd. | Semiconductor device having a reference voltage generating circuit |
US5046052A (en) * | 1988-06-01 | 1991-09-03 | Sony Corporation | Internal low voltage transformation circuit of static random access memory |
US5148255A (en) | 1985-09-25 | 1992-09-15 | Hitachi, Ltd. | Semiconductor memory device |
US5227697A (en) * | 1989-12-01 | 1993-07-13 | Matsushita Electronic Corporation | Dynamic type semiconductor memory |
US5272393A (en) | 1987-11-24 | 1993-12-21 | Hitachi, Ltd. | Voltage converter of semiconductor device |
-
1989
- 1989-06-14 US US07/366,869 patent/US5297097A/en not_active Ceased
-
1993
- 1993-08-10 US US08/104,508 patent/US5526313A/en not_active Ceased
-
1998
- 1998-06-10 US US09/095,101 patent/USRE37593E1/en not_active Expired - Lifetime
Patent Citations (68)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3980935A (en) * | 1974-12-16 | 1976-09-14 | Worst Bernard I | Volatile memory support system |
US4161040A (en) * | 1976-05-24 | 1979-07-10 | Hitachi, Ltd. | Data-in amplifier for an MISFET memory device having a clamped output except during the write operation |
JPS5312280A (en) | 1976-07-21 | 1978-02-03 | Seiko Instr & Electronics Ltd | Semiconductor device and its production |
JPS53114625A (en) | 1977-03-17 | 1978-10-06 | Nec Corp | Amplifier circuit |
JPS54158848A (en) | 1978-06-06 | 1979-12-15 | Nippon Precision Circuits | Semiconductor circuit device |
JPS5538611A (en) | 1978-09-04 | 1980-03-18 | Nec Corp | Memory circuit |
US4290119A (en) * | 1979-02-23 | 1981-09-15 | Hitachi, Ltd. | Memory device protected against undesirable supply voltage level |
JPS56105389A (en) | 1980-01-22 | 1981-08-21 | Fujitsu Ltd | Potential difference detecting circuit |
US4288865A (en) * | 1980-02-06 | 1981-09-08 | Mostek Corporation | Low-power battery backup circuit for semiconductor memory |
US4399524A (en) * | 1980-02-18 | 1983-08-16 | Sharp Kabushiki Kaisha | Memory protection system |
JPS56130894A (en) | 1980-03-17 | 1981-10-14 | Nec Corp | Integrated circuit |
JPS56159892A (en) | 1980-05-13 | 1981-12-09 | Toshiba Corp | Semiconductor integrated circuit device |
US4460835A (en) | 1980-05-13 | 1984-07-17 | Tokyo Shibaura Denki Kabushiki Kaisha | Semiconductor integrated circuit device with low power consumption in a standby mode using an on-chip substrate bias generator |
JPS5782285A (en) | 1980-11-07 | 1982-05-22 | Fujitsu Ltd | Sense amplifying circuit |
US4539660A (en) * | 1980-12-26 | 1985-09-03 | Hitachi, Ltd. | Semiconductor integrated circuit |
US4482985A (en) * | 1981-04-17 | 1984-11-13 | Hitachi, Ltd. | Semiconductor integrated circuit |
JPS57172761A (en) | 1981-04-17 | 1982-10-23 | Hitachi Ltd | Semiconductor integrated circuit |
JPS5870482A (en) | 1981-10-23 | 1983-04-26 | Hitachi Ltd | Semiconductor integrated circuit |
JPS58108089A (en) | 1981-12-18 | 1983-06-28 | Nec Corp | Detecting and amplifying circuit |
JPS59151389A (en) | 1983-02-18 | 1984-08-29 | Hitachi Ltd | Large scale integrated circuit |
JPS6045997A (en) | 1983-08-24 | 1985-03-12 | Hitachi Ltd | Semiconductor device |
JPS60167523A (en) | 1984-02-10 | 1985-08-30 | Hitachi Ltd | Low power cmos integrated circuit |
US4961166A (en) * | 1984-05-07 | 1990-10-02 | Hitachi, Ltd. | Dynamic RAM having a full size dummy cell |
JPS60242585A (en) | 1984-05-16 | 1985-12-02 | Hitachi Micro Comput Eng Ltd | Semiconductor storage device |
JPS6161479A (en) * | 1984-09-01 | 1986-03-29 | Oki Electric Ind Co Ltd | Manufacture of light emitting element |
JPS61148700A (en) | 1984-12-24 | 1986-07-07 | Hitachi Ltd | Semiconductor device |
JPS61158094A (en) | 1984-12-28 | 1986-07-17 | Toshiba Corp | Sense amplifier drive circuit of dynamic memory |
JPS61217986A (en) | 1985-03-25 | 1986-09-27 | Hitachi Ltd | Dynamic type ram |
US4780852A (en) * | 1985-06-26 | 1988-10-25 | Hitachi, Ltd. | Semiconductor memory |
JPS6215910A (en) | 1985-07-15 | 1987-01-24 | Hitachi Ltd | Amplifier circuit |
US5148255A (en) | 1985-09-25 | 1992-09-15 | Hitachi, Ltd. | Semiconductor memory device |
JPS62112357A (en) | 1985-11-11 | 1987-05-23 | Clarion Co Ltd | Excessive input protective device |
JPS62119958A (en) | 1985-11-20 | 1987-06-01 | Hitachi Ltd | Semiconductor device |
JPS62183161A (en) | 1986-02-07 | 1987-08-11 | Hitachi Ltd | Semiconductor integrated circuit device |
JPS62208496A (en) | 1986-03-10 | 1987-09-12 | Toshiba Corp | Mos integrated circuit |
US4833341A (en) * | 1986-04-01 | 1989-05-23 | Kabushiki Kaisha Toshiba | Semiconductor device with power supply voltage converter circuit |
JPS6337716A (en) | 1986-07-31 | 1988-02-18 | Nec Corp | Gate circuit |
US4794564A (en) * | 1986-08-08 | 1988-12-27 | Nec Corporation | Nonvolatile semiconductor memory including means for detecting completion of writing operation |
JPS6364694A (en) | 1986-09-04 | 1988-03-23 | Sony Corp | Semiconductor memory device |
US4730122A (en) | 1986-09-18 | 1988-03-08 | International Business Machines Corporation | Power supply adapter systems |
JPS6376007A (en) | 1986-09-18 | 1988-04-06 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Adaptive voltage feeder |
JPS6386559A (en) | 1986-09-30 | 1988-04-16 | Toshiba Corp | Semiconductor storage device |
JPS6394499A (en) | 1986-10-07 | 1988-04-25 | Toshiba Corp | Semiconductor memory device |
US4780850A (en) * | 1986-10-31 | 1988-10-25 | Mitsubishi Denki Kabushiki Kaisha | CMOS dynamic random access memory |
JPS63179576A (en) | 1987-01-21 | 1988-07-23 | Toshiba Corp | Mos semiconductor device |
JPS63211193A (en) | 1987-02-27 | 1988-09-02 | Hitachi Ltd | Semiconductor integrated circuit device |
US4855613A (en) * | 1987-05-08 | 1989-08-08 | Mitsubishi Denki Kabushiki Kaisha | Wafer scale integration semiconductor device having improved chip power-supply connection arrangement |
JPS63282994A (en) | 1987-05-15 | 1988-11-18 | Mitsubishi Electric Corp | Semiconductor dynamic random access memory |
US4982367A (en) * | 1987-05-15 | 1991-01-01 | Mitsubishi Denki Kabushiki Kaisha | Dynamic random access memory with well-balanced read-out voltage on bit line pair and operating method therefor |
JPS63299409A (en) | 1987-05-29 | 1988-12-06 | Nippon Telegr & Teleph Corp <Ntt> | Level conversion circuit |
JPS63308792A (en) | 1987-06-10 | 1988-12-16 | Mitsubishi Electric Corp | Semiconductor storage device |
JPS63308791A (en) | 1987-06-10 | 1988-12-16 | Hitachi Ltd | Semiconductor storage device |
US4937789A (en) * | 1987-10-13 | 1990-06-26 | Nec Corporation | Memory integrated circuit with an improved stand-by mode control circuit |
JPH01105391A (en) | 1987-10-17 | 1989-04-21 | Sony Corp | Memory |
US4896297A (en) * | 1987-10-23 | 1990-01-23 | Mitsubishi Denki Kabushiki Kaisha | Circuit for generating a boosted signal for a word line |
US5272393A (en) | 1987-11-24 | 1993-12-21 | Hitachi, Ltd. | Voltage converter of semiconductor device |
JPH01149293A (en) | 1987-12-03 | 1989-06-12 | Mitsubishi Electric Corp | Semiconductor storage |
JPH01149292A (en) | 1987-12-03 | 1989-06-12 | Mitsubishi Electric Corp | Semiconductor storage |
US4916667A (en) * | 1987-12-25 | 1990-04-10 | Sony Corporation | Dynamic random access memory having folded bit line-shared sense amplifiers |
US4943952A (en) * | 1987-12-25 | 1990-07-24 | Nec Corporation | Semiconductor memory circuit with improved bit lane precharge circuit |
US4962482A (en) * | 1988-02-19 | 1990-10-09 | Nec Corporation | Nonvolatile memory device using a sense circuit including variable threshold transistors |
US4952825A (en) * | 1988-03-14 | 1990-08-28 | Nec Corporation | Semiconductor integrated circuit having signal level conversion circuit |
US4994688A (en) | 1988-05-25 | 1991-02-19 | Hitachi Ltd. | Semiconductor device having a reference voltage generating circuit |
US5046052A (en) * | 1988-06-01 | 1991-09-03 | Sony Corporation | Internal low voltage transformation circuit of static random access memory |
US4943960A (en) * | 1988-07-19 | 1990-07-24 | Mitsubishi Denki Kabushiki Kaisha | Self-refreshing of dynamic random access memory device and operating method therefor |
US4984202A (en) * | 1989-03-20 | 1991-01-08 | Hitachi, Ltd. | Low voltage-operated semiconductor integrated circuit |
US4931075A (en) * | 1989-08-07 | 1990-06-05 | Ppg Industries, Inc. | High current multiterminal bushing controller |
US5227697A (en) * | 1989-12-01 | 1993-07-13 | Matsushita Electronic Corporation | Dynamic type semiconductor memory |
Non-Patent Citations (3)
Title |
---|
Hitachi IC Memory Data Book, Hitachi, Ltd., Tokyo, pp. 44-45, Jun. 1987. * |
IEEE Journal of Solid State Circuits, vol. 23, No. 1, pp. 12-18, Feb. 1988.* |
NEC 4-bit Microprocessor Handbook, p. 148 (no English translation).* |
Cited By (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060028899A1 (en) * | 1990-04-06 | 2006-02-09 | Mosaid Technologies Incorporated | DRAM boosted voltage supply |
US6614705B2 (en) * | 1990-04-06 | 2003-09-02 | Mosaid Technologies, Inc. | Dynamic random access memory boosted voltage supply |
US6580654B2 (en) * | 1990-04-06 | 2003-06-17 | Mosaid Technologies, Inc. | Boosted voltage supply |
US20070200611A1 (en) * | 1990-04-06 | 2007-08-30 | Foss Richard C | DRAM boosted voltage supply |
US20040229378A1 (en) * | 2001-04-03 | 2004-11-18 | Micronics, Inc. | Well-plate microfluidics |
US6992938B1 (en) * | 2001-12-06 | 2006-01-31 | Virage Logic Corporation | Methods and apparatuses for test circuitry for a dual-polarity non-volatile memory cell |
US7095076B1 (en) | 2001-12-06 | 2006-08-22 | Virage Logic Corporation | Electrically-alterable non-volatile memory cell |
US7355914B2 (en) | 2001-12-06 | 2008-04-08 | Virage Logic Corporation | Methods and apparatuses for a sense amplifier |
US20070041236A1 (en) * | 2001-12-06 | 2007-02-22 | Jaroslav Raszka | Methods and apparatuses for a sense amplifier |
US6842375B1 (en) | 2001-12-06 | 2005-01-11 | Virage Logic Corporation | Methods and apparatuses for maintaining information stored in a non-volatile memory cell |
US7130213B1 (en) | 2001-12-06 | 2006-10-31 | Virage Logic Corporation | Methods and apparatuses for a dual-polarity non-volatile memory cell |
US6717880B2 (en) * | 2001-12-24 | 2004-04-06 | Hynix Semiconductor Inc | Current reducing device in sense amplifier over driver scheme of semiconductor memory chips and its method |
US20030117863A1 (en) * | 2001-12-24 | 2003-06-26 | Bong-Hwa Jeong | Current reducing device in sense amplifier over driver scheme of semiconductor memory chips and its method |
US6888769B2 (en) | 2002-08-29 | 2005-05-03 | Micron Technology, Inc. | Method and circuit for reducing DRAM refresh power by reducing access transistor sub threshold leakage |
US20050141309A1 (en) * | 2002-08-29 | 2005-06-30 | Kirsch Howard C. | Method and circuit for reducing DRAM refresh power by reducing access transistor sub threshold leakage |
US20040042304A1 (en) * | 2002-08-29 | 2004-03-04 | Kirsch Howard C. | Method and circuit for reducing DRAM refresh power by reducing access transistor sub threshold leakage |
US20040042305A1 (en) * | 2002-08-29 | 2004-03-04 | Micron Technology, Inc. | Driving a dram sense amplifier having low threshold voltage pmos transistors |
US7002863B2 (en) | 2002-08-29 | 2006-02-21 | Micron Technology, Inc. | Driving a DRAM sense amplifier having low threshold voltage PMOS transistors |
US7023751B2 (en) | 2002-08-29 | 2006-04-04 | Micron Technology, Inc. | Method and circuit for reducing DRAM refresh power by reducing access transistor sub threshold leakage |
US6728151B2 (en) * | 2002-08-29 | 2004-04-27 | Micron Technology, Inc. | Driving a DRAM sense amplifier having low threshold voltage PMOS transistors |
US20040070409A1 (en) * | 2002-10-11 | 2004-04-15 | Mobley James B. | Adaptive reference voltage method and system |
US20050201489A1 (en) * | 2002-10-11 | 2005-09-15 | Dell Products L.P. | Adaptive reference voltage method and system |
US6906531B2 (en) | 2002-10-11 | 2005-06-14 | Dell Products L.P. | Adaptive reference voltage method and system |
US7212067B2 (en) * | 2003-08-01 | 2007-05-01 | Sandisk Corporation | Voltage regulator with bypass for multi-voltage storage system |
US20050024128A1 (en) * | 2003-08-01 | 2005-02-03 | John Pasternak | Voltage regulator with bypass for multi-voltage storage system |
US20070230265A1 (en) * | 2004-01-30 | 2007-10-04 | Elpida Memory, Inc. | Semiconductor storage device and refresh control method therefor |
US7355919B2 (en) * | 2004-01-30 | 2008-04-08 | Elpida Memory, Inc. | Semiconductor storage device and refresh control method therefor |
US20060071277A1 (en) * | 2004-09-29 | 2006-04-06 | Peterson Michael J | Apparatus and method for breakdown protection of a source follower circuit |
US7402869B2 (en) * | 2004-09-29 | 2008-07-22 | Agere Systems Inc | Apparatus and method for breakdown protection of a source follower circuit |
US7391193B2 (en) | 2005-01-25 | 2008-06-24 | Sandisk Corporation | Voltage regulator with bypass mode |
WO2006081283A2 (en) * | 2005-01-25 | 2006-08-03 | Sandisk Corporation | Voltage regulator with bypass mode |
US20060164054A1 (en) * | 2005-01-25 | 2006-07-27 | Yongliang Wang | Voltage regulator with bypass mode |
WO2006081283A3 (en) * | 2005-01-25 | 2006-09-21 | Sandisk Corp | Voltage regulator with bypass mode |
US8441095B2 (en) * | 2005-06-07 | 2013-05-14 | Renesas Electronics Corporation | Semiconductor device having a ring oscillator and MISFET for converting voltage fluctuation to frequency fluctuation |
US9455699B2 (en) | 2005-06-07 | 2016-09-27 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
US8683414B2 (en) | 2005-06-07 | 2014-03-25 | Renesas Electronics Corporation | Semiconductor integrated circuit device with independent power domains |
US9087818B2 (en) | 2005-06-07 | 2015-07-21 | Renesas Electronics Corporation | Semiconductor integrated circuit device with independent power domains |
US10014320B2 (en) | 2005-06-07 | 2018-07-03 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
US10896919B2 (en) | 2005-06-07 | 2021-01-19 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
US20120187981A1 (en) * | 2005-06-07 | 2012-07-26 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
US10446581B2 (en) | 2005-06-07 | 2019-10-15 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
US20070279990A1 (en) * | 2006-05-26 | 2007-12-06 | Choy Jon S | Nonvolatile memory having latching sense amplifier and method of operation |
US7369450B2 (en) * | 2006-05-26 | 2008-05-06 | Freescale Semiconductor, Inc. | Nonvolatile memory having latching sense amplifier and method of operation |
US20090295774A1 (en) * | 2008-05-27 | 2009-12-03 | Nec Electronics Corporation | Semiconductor integrated circuit having internal voltage generating circuit |
US7821327B2 (en) * | 2008-08-02 | 2010-10-26 | Lsi Corporation | High voltage input receiver using low voltage transistors |
US20100026342A1 (en) * | 2008-08-02 | 2010-02-04 | Pramod Elamannu Parameswaran | High voltage input receiver using low voltage transistors |
US8125846B2 (en) * | 2009-01-20 | 2012-02-28 | Samsung Electronics Co., Ltd. | Internal voltage generating circuit of semiconductor memory device |
US20100182867A1 (en) * | 2009-01-20 | 2010-07-22 | Jun-Phyo Lee | Internal voltage generating circuit of semiconductor memory device |
US20100238753A1 (en) * | 2009-03-17 | 2010-09-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuits, systems, and methods for reducing leakage currents in a retention mode |
US8605535B2 (en) | 2009-03-17 | 2013-12-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuits, systems, and methods for reducing leakage currents in a retention mode |
US8305832B2 (en) | 2009-03-17 | 2012-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuits, systems, and methods for reducing leakage currents in a retention mode |
US8139436B2 (en) * | 2009-03-17 | 2012-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuits, systems, and methods for reducing leakage currents in a retention mode |
US20100245149A1 (en) * | 2009-03-25 | 2010-09-30 | Fujitsu Limited | Comparison circuit and analog-to-digital conversion device |
US8669895B2 (en) | 2009-03-25 | 2014-03-11 | Fujitsu Limited | Comparison circuit and analog-to-digital conversion device |
US8130130B2 (en) * | 2009-03-25 | 2012-03-06 | Fujitsu Limited | Comparison circuit and analog-to-digital conversion device |
US8743577B2 (en) | 2009-11-19 | 2014-06-03 | University Of Florida Research Foundation, Inc. | Method and apparatus for high efficiency AC/DC conversion of low voltage input |
US20110121659A1 (en) * | 2009-11-19 | 2011-05-26 | University Of Florida Research Foundation, Inc. | Method and apparatus for high efficiency ac/dc conversion of low voltage input |
Also Published As
Publication number | Publication date |
---|---|
US5526313A (en) | 1996-06-11 |
US5297097A (en) | 1994-03-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE37593E1 (en) | Large scale integrated circuit with sense amplifier circuits for low voltage operation | |
US5262999A (en) | Large scale integrated circuit for low voltage operation | |
US6717835B2 (en) | Semiconductor device | |
US6363029B1 (en) | Semiconductor device incorporating internal power supply for compensating for deviation in operating condition and fabrication process conditions | |
US5583821A (en) | Storage cell using low powered/low threshold CMOS pass transistors having reduced charge leakage | |
US6477100B2 (en) | Semiconductor memory device with over-driving sense amplifier | |
US6229753B1 (en) | Semiconductor memory device capable of accurate control of internally produced power supply potential | |
JP4037470B2 (en) | Semiconductor device | |
US7889574B2 (en) | Semiconductor memory device employing clamp for preventing latch up | |
US6141259A (en) | Dynamic random access memory having reduced array voltage | |
KR0153847B1 (en) | A semiconductor memory device | |
JP3315130B2 (en) | Semiconductor integrated circuit | |
US5267192A (en) | Semiconductor memory device | |
USRE40132E1 (en) | Large scale integrated circuit with sense amplifier circuits for low voltage operation | |
KR0156542B1 (en) | Semiconductor apparatus | |
KR0174818B1 (en) | Large scale integrated circuit for low voltage operation | |
JP3212622B2 (en) | Semiconductor integrated circuit device | |
JP2914989B2 (en) | Semiconductor device | |
JP3053178B2 (en) | Semiconductor integrated circuit | |
JP3020944B2 (en) | Semiconductor integrated circuit | |
JP3179768B2 (en) | Semiconductor integrated circuit | |
JP3135890B2 (en) | Semiconductor integrated circuit | |
JPH0773669A (en) | Semiconductor device | |
JP3431023B2 (en) | Semiconductor device | |
JP3225895B2 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: ELPIDA MEMORY, INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HITACHI, LTD.;HITACHI ULSI SYSTEMS CO., LTD.;REEL/FRAME:018563/0278 Effective date: 20060614 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: APPLE INC., CALIFORNIA Free format text: SECURITY AGREEMENT;ASSIGNOR:ELPIDA MEMORY, INC.;REEL/FRAME:028209/0477 Effective date: 20120410 |
|
AS | Assignment |
Owner name: ELPIDA MEMORY INC., JAPAN Free format text: SECURITY AGREEMENT;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:032414/0261 Effective date: 20130726 |
|
AS | Assignment |
Owner name: ELPIDA MEMORY, INC., JAPAN Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:APPLE, INC;REEL/FRAME:032331/0637 Effective date: 20140114 |
|
AS | Assignment |
Owner name: PS4 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ELPIDA MEMORY, INC.;REEL/FRAME:032899/0588 Effective date: 20130726 |