US20020127842A1 - Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device - Google Patents

Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device Download PDF

Info

Publication number
US20020127842A1
US20020127842A1 US10/140,110 US14011002A US2002127842A1 US 20020127842 A1 US20020127842 A1 US 20020127842A1 US 14011002 A US14011002 A US 14011002A US 2002127842 A1 US2002127842 A1 US 2002127842A1
Authority
US
United States
Prior art keywords
film
interconnection
polishing
substrate
insulating film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/140,110
Inventor
Junji Noguchi
Naofumi Ohashi
Kenichi Takeda
Tatsuyuki Saito
Hizuru Yamaguchi
Nobuo Owada
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to US10/140,110 priority Critical patent/US20020127842A1/en
Publication of US20020127842A1 publication Critical patent/US20020127842A1/en
Assigned to RENESAS TECHNOLOGY CORPORATION reassignment RENESAS TECHNOLOGY CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HITACHI, LTD.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02057Cleaning during device manufacture
    • H01L21/0206Cleaning during device manufacture during, before or after processing of insulating layers
    • H01L21/02063Cleaning during device manufacture during, before or after processing of insulating layers the processing being the formation of vias or contact holes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02057Cleaning during device manufacture
    • H01L21/02068Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers
    • H01L21/02074Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers the processing being a planarization of conductive layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/022Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/318Inorganic layers composed of nitrides
    • H01L21/3185Inorganic layers composed of nitrides of siliconnitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32115Planarisation
    • H01L21/3212Planarisation by chemical mechanical polishing [CMP]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • H01L21/67115Apparatus for thermal treatment mainly by radiation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/687Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
    • H01L21/68714Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
    • H01L21/68792Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by the construction of the shaft
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76822Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
    • H01L21/76826Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by contacting the layer with gases, liquids or plasmas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/7684Smoothing; Planarisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76882Reflowing or applying of pressure to better fill the contact hole
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76883Post-treatment or after-treatment of the conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76886Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32135Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
    • H01L21/32136Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • Described in Japanese Patent Application Laid-Open No. Hei 10-56014 is a technique comprising forming a photosensitive SOG film over a base on which an interconnection is to be formed, forming an interconnection groove in the SOG film, forming a titanium nitride film, a copper film and a copper titanium alloy film, leaving the films only inside of the interconnection groove by CMP, and heat treating in an ammonia atmosphere to form a titanium nitride film over the surface layer of the copper titanium alloy film.
  • copper ions are formed from a copper compound such as copper oxide or copper silicide formed over the surface of the copper interconnection and then, such ionized copper drifts and is diffused along the interface between the insulating film wherein an interconnection is to be formed and a cap film by an electric field between interconnections.
  • the copper atoms thus diffused are presumed to increase a leak current.
  • the increase in the leak current heightens thermal stress and finally causes dielectric breakdown at a leak path, leading to the expiration of the lifetime. This mechanism will be described later in detail.
  • An object of the present invention is to improve the dielectric breakdown resistance (reliability) of a copper interconnection formed by the damascene method.
  • the present invention provides a manufacturing method which comprises forming a first insulating film (ex. silicon oxide film) over a semiconductor substrate; forming a groove (interconnection groove) in the first insulating film; successively forming a first conductive film (a blocking film, for example, a titanium nitride film, for preventing diffusion of copper) and a second conductive film (copper film) to be embedded in the groove; polishing the second conductive film and first conductive film to form an interconnection in the groove; treating the surface of each of the first insulating film and interconnection to a plasma of reducing atmosphere; and then depositing a first insulating film and, over the interconnection, a second insulating film (a cap insulating film, for example, a silicon nitride film).
  • a first insulating film ex. silicon oxide film
  • a groove interconnection groove
  • FIG. 5 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of Embodiment 1;
  • FIG. 9 is a schematic view illustrating one example of the whole constitution of a CMP apparatus used for the formation of a Cu-embedded interconnection
  • FIGS. 27 ( a ) to 27 ( d ) are graphs each illustrating the results of mass spectroscopy
  • FIG. 34 is a schematic view illustrating one example of the whole constitution of a CMP apparatus used for a manufacturing method of a semiconductor integrated circuit device according to Embodiment 2 of the present invention.
  • FIG. 36 is a schematic view of a CMP apparatus illustrating the polished condition of a Cu film
  • FIG. 42( a ) is a fragmentary plan view of the semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to Embodiment 2 and FIG. 42( b ) is a fragmentary cross-sectional view of this substrate;
  • FIG. 58 shows one example of the measuring results of current-voltage under the conditions of the sample temperature of 140° C. and electric field strength of 5 MV/cm.
  • TDDB is measured by either one of the constant voltage stress method and low current stress method, the former one wherein an average electric field applied to an insulating film shows a fixed value is employed in the present application. After application of voltage, the current density decreases with the passage of time and then, a drastic increase in the current (dielectric breakdown) is observed.
  • made of copper means that copper is used as a main component.
  • High-purity copper inevitably contains impurities so that a member made of copper is permitted to contain additives or impurities.
  • made of high-purity copper means that copper is a high-purity material (ex. 4N (99.99%) and contains any impurities of about 0.01%. This will apply to, not only copper, but also another metal (titanium nitride, or the like).
  • a silicide layer 9 is formed on the surface of each of the n + type semiconductor region 14 (source, drain) and p + type semiconductor region 15 (source, drain).
  • the substrate 1 may be carried into the drying treatment part rightly after the polishing treatment, in other words, rightly before the initiation of the electrochemical corrosion due to the oxidizing agent in the polishing slurry left on the surface of the substrate and the water content in the polishing slurry may be removed by forced drying.
  • FIG. 19 illustrates one example of CMOS-LSI in which the formation of the interconnections of the first to the seventh layers has already been finished.
  • the first interconnection layer (M 1 ) is made of a tungsten film, as described above.
  • the second interconnection (M 2 ) to the fifth interconnection (M 5 ) layers are formed in a similar manner to that employed for the formation of the above-described Cu interconnection.
  • the width, distance between the adjacent two interconnections and height are each formed to 0.5 ⁇ m.
  • FIGS. 26 ( a ), 26 ( b ), 26 ( c ) and 26 ( d ) are graphs illustrating the measurement results of the mass number 41 (Ar—H), mass number 27 (C 2 H 3 ), mass number 57 (C 4 H 9 ) and mass number 59 (C 3 H 7 O), respectively.
  • FIGS. 27 ( a ), 27 ( b ), 27 ( c ) and 27 ( d ) are graphs illustrating the measurement results of the mass number 28 (Si, C 2 H 4 ), mass number 44 (SiO, C 3 H 6 ), mass number 29 (SiH, C 2 H 5 ) and mass number 31 (SiH 3 ), respectively.
  • FIGS. 26 ( a ), 26 ( b ) and 26 ( c ) suggest the release of organic matters in each process
  • FIGS. 27 ( a ) to 27 ( d ) suggest the existence of a peak which does not result from the release of organic matters.
  • the peaks of FIGS. 27 ( a ) to 27 ( d ) existing within a range of from 300 to 400° C. are presumed to result from Si, SiO, SiH, SiH 3 , respectively.
  • release of SiO is observed in each of the hydrogen, ammonia and nitrogen plasma treatments, but release of each of SiH and SiH 3 is hardly observed in the ammonia plasma treatment.
  • an Si—O—N bond is formed by the ammonia plasma treatment and release occurs easily at a relatively low energy.
  • the energy necessary for release is the highest in the nitrogen plasma treatment, while it is almost the same in the hydrogen plasma treatment and ammonia plasma treatment.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Plasma & Fusion (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

After formation of Cu interconnections 46 a to 46 e each to be embedded in an interconnection groove 40 of a silicon oxide film 39 by CMP and then washing, the surface of each of the silicon oxide film 39 and Cu interconnections 46 a to 46 e is treated with a reducing plasma (ammonia plasma). Then, without vacuum break, a cap film (silicon nitride film) is formed continuously. This process makes it possible to improve the dielectric breakdown resistance (reliability) of a copper interconnection formed by the damascene method.

Description

    BACKGROUND OF THE INVENTION
  • This invention relates to a semiconductor integrated circuit device and a manufacturing method thereof, in particular, a technique effective when adapted for the so-called damascene method wherein an interconnection having copper as a main conductive layer is formed by cutting a groove in an insulating film, forming a copper film to be embedded in the groove and polishing by CMP (Chemical Mechanical Polishing). [0001]
  • Attendant on the recent tendency to miniaturizing an interconnection in a semiconductor integrated circuit device, a deterioration in the performance of the semiconductor integrated circuit device resulting from an increase in interconnection resistance or interconnection delay has come to be a problem. It has led to a serious problem particularly in a high-performance logic LSI as a factor for disturbing its performance. As described on [0002] pages 15 to 21 in the Preprint of 1993 VMIC (VLSI Multilevel Interconnection Conference), a method for forming an interconnection pattern in an interconnection groove by embedding a metal, which has copper (Cu) as a main conductive layer, in an interconnection groove formed in an insulating film and then removing the unnecessary portion of the metal outside the interconnection groove by chemical mechanical polishing (CMP) is now under investigation.
  • Described in Japanese Patent Application Laid-Open No. Hei 9-306915 is a technique which comprises forming an interconnection groove in a silicon oxide film on a semiconductor substrate, depositing a titanium nitride film and copper film by sputtering, filling the groove with copper by reflow, removing the copper film outside the groove by CMP and then heat treating in a hydrogen atmosphere. According to it, defects in the copper interconnection can be reduced by this technique. [0003]
  • Described in Japanese Patent Application Laid-Open No. Hei 10-56014 is a technique comprising polishing a material, which has a titanium nitride film and tungsten film and is formed over a semiconductor substrate, by CMP and subjecting the polished surface to plasma treatment with a halogen-based mixed gas. According to it, no interconnection short-circuit occurs even if micro scratches are formed by CMP. [0004]
  • Described in Japanese Patent Application Laid-Open No. Hei 10-56014 is a technique comprising forming a photosensitive SOG film over a base on which an interconnection is to be formed, forming an interconnection groove in the SOG film, forming a titanium nitride film, a copper film and a copper titanium alloy film, leaving the films only inside of the interconnection groove by CMP, and heat treating in an ammonia atmosphere to form a titanium nitride film over the surface layer of the copper titanium alloy film. [0005]
  • Described in Japanese Patent Application Laid-Open No. Hei 11-16912 is a technique of subjecting the surface of a through-hole or the like of a copper interconnection formed by the damascene method to plasma treatment in an atmosphere such as ammonia. [0006]
  • SUMMARY OF THE INVENTION
  • The present inventors have found the below-described problems in the interconnection forming technique, so called damascene method, which comprises forming the above-described interconnection groove, forming a metal film (ex. copper film) to be embedded in the groove and removing the copper film outside the interconnection groove by CMP. [0007]
  • When application of the above-described technique to high-performance logic LSI is considered, a reduction in interconnection resistance is one of the most important problems to be technically investigated. The present inventors therefore are now investigating copper as a metal constituting the interconnection. Copper tends to be diffused in a silicon oxide film, which is an insulating film, compared with another metal (ex. aluminum or tungsten) so that a barrier film covering the interconnection must be studied. As the barrier film in the interconnection groove, a titanium nitride film is studied. As a film (cap film) covering the upper portion of the interconnection, a silicon nitride film is studied. Reliability improvement of the interconnection by covering copper with the titanium nitride film lying on the interconnection groove and the silicon nitride film for capping the upper portion of the interconnection, thereby blocking diffusion of copper into the intrastratum insulating film (silicon oxide film) is under investigation. [0008]
  • When copper is employed as an interconnection material, TDDB (Time Dependence on Dielectric Breakdown) is markedly short compared with another metal material (ex. aluminum or tungsten). The TDDB test is one of acceleration test methods for evaluating the dielectric breakdown resistance between interconnections. According to it, time dependence on dielectric breakdown (lifetime) under the ordinary using condition can be estimated from the time dependence on dielectric breakdown under a higher electric field at a higher predetermined temperature than the ordinary using condition. The TDDB is a lifetime estimated from this TDDB test. The TDDB will be described later in detail. [0009]
  • FIG. 55 is a graph illustrating the measured data of TDDB characteristics of a copper interconnection, an aluminum interconnection and a tungsten interconnection. The TDDB and electric field strength are plotted along the ordinate and abscissa, respectively. When the characteristics (data A) of the aluminum interconnection and those (data B) of the tungsten interconnection are extrapolated, the TDDB at an electric field strength of 0.2 MV/cm (ordinary using condition) easily exceeds 3×10[0010] 8 sec (10 years), which is a development target of the present inventors. When the characteristics (data C) of the copper interconnection is extrapolated, on the other hand, there is almost no margin for the development target of 10 years. The aluminum interconnection is formed by film deposition and patterning by photolithography, while the tungsten interconnection is formed by the damascene method similar to the copper interconnection. The copper interconnection and tungsten interconnection differ only in the material. There is no difference in their structures. A marked difference in TDDB characteristics between these two materials suggests that it results from the difference in the interconnection material. Here, the TDDB characteristics are measured at 140° C.
  • A deterioration in the TDDB characteristics is generally presumed to result from a reduction in the withstand voltage between interconnections due to diffusion of copper, used as an interconnection material, into its surroundings. According to the investigation by the present inventors, however, it is mainly caused by drifting and diffusion of not copper atoms but ionized copper fed from copper oxide or copper silicide at an electric potential between interconnections. Copper is presumed to be mainly diffused from the interface between an insulating film having a copper interconnection formed thereon and a cap film. Described specifically, copper ions are formed from a copper compound such as copper oxide or copper silicide formed over the surface of the copper interconnection and then, such ionized copper drifts and is diffused along the interface between the insulating film wherein an interconnection is to be formed and a cap film by an electric field between interconnections. The copper atoms thus diffused are presumed to increase a leak current. The increase in the leak current heightens thermal stress and finally causes dielectric breakdown at a leak path, leading to the expiration of the lifetime. This mechanism will be described later in detail. [0011]
  • According to the investigation by the present inventors, formation of a multilayered interconnection layer causes a problem that there appears peeling between the lower interconnection and insulating film (cap film) formed thereover in the CMP step for forming an upper interconnection. [0012]
  • In addition, use of a silicon nitride film as a cap film on the copper interconnection is accompanied with the problem that a silicide is formed on the interface between copper and a silicon nitride film, causing an increase in the resistance of the copper interconnection. [0013]
  • An object of the present invention is to improve the dielectric breakdown resistance (reliability) of a copper interconnection formed by the damascene method. [0014]
  • Another object of the present invention is to suppress the generation of peeling of a cap film from an interconnection layer. [0015]
  • A further object of the present invention is to prevent an increase in the resistance of a copper interconnection when a silicon nitride film is employed as a cap film. [0016]
  • The above-described and the other objects and novel features of the present invention will be apparent from the description herein and accompanying drawings. [0017]
  • Among the inventions disclosed herein, representative ones will next be summarized simply. [0018]
  • In the present invention, the surface of each of an interconnection and an intrastratum insulating film (ex. silicon oxide film) in which the interconnection has been embedded is subjected to a reducing plasma after the CMP step but prior to the formation of a cap film (ex. silicon nitride film). [0019]
  • This treatment makes it possible to continuously form the interface between the interconnection and intrastratum insulating film, and the cap insulating film, leading to an improvement in the adhesion on the interface and, in turn, a marked improvement in the TDDB characteristics. [0020]
  • The summaries of the present invention will next be described. [0021]
  • In one aspect, the present invention provides a manufacturing method which comprises forming a first insulating film (ex. silicon oxide film) over a semiconductor substrate; forming a groove (interconnection groove) in the first insulating film; successively forming a first conductive film (a blocking film, for example, a titanium nitride film, for preventing diffusion of copper) and a second conductive film (copper film) to be embedded in the groove; polishing the second conductive film and first conductive film to form an interconnection in the groove; treating the surface of each of the first insulating film and interconnection to a plasma of reducing atmosphere; and then depositing a first insulating film and, over the interconnection, a second insulating film (a cap insulating film, for example, a silicon nitride film). [0022]
  • In the above-described method, as the plasma of reducing atmosphere, an ammonia (NH[0023] 3) plasma or a hydrogen (H2) plasma can be employed. In addition, a mixed gas plasma of ammonia (NH3) and a diluting gas (one or more gases selected from hydrogen (H2), nitrogen (N2), argon (Ar) and helium (He)) or a mixed gas plasma of hydrogen (H2) and a diluting gas (one or more gases selected from ammonia (NH3), nitrogen (N2), argon (Ar) and helium (He)) can also be used. The mixed gas contains ammonia or hydrogen in an amount of at least 5%.
  • It is possible to form a silicon oxide film as the first insulating film, a copper film as the second conductive film and a silicon nitride film as the second insulating film. It is needless to say that copper may contain alloy elements, additives and/or impurities within an extent not impairing the properties of copper as an interconnection. In the embodiment, copper having a purity as high as 4N, that is, 99.99% or higher is usually employed. [0024]
  • After the polishing step but prior to plasma treatment, the surface of each of the first insulating film and interconnection can be washed with an acid. For washing, an aqueous solution of hydrogen fluoride (HF) or citric acid (C(CH[0025] 2COOH)2(OH)(COOH)) can be employed.
  • In the polishing step, abrasive-grain-free chemical mechanical polishing can be adopted. Polishing can be conducted in three stages, that is, first polishing by abrasive-grain-free chemical mechanical polishing, second polishing by abrasive-grain-using chemical mechanical polishing, and third polishing by selective chemical mechanical polishing conducted at a 5:1 selection ratio of the first conductive film to the second conductive film. [0026]
  • In another aspect, the present invention provides a manufacturing method which comprises forming a first insulating film over a semiconductor substrate, forming a groove in the first insulating film, forming a first conductive film and a second conductive film to embed the groove therewith, polishing the second and first conductive films to form an interconnection in the groove, subjecting the surface of each of the first insulating film and interconnection to reducing treatment and nitriding treatment with a plasma, and then depositing a second insulating film over the first insulating film and interconnection. [0027]
  • In this case, an ammonia (NH[0028] 3) plasma, or a mixed gas plasma of ammonia with one or more gases selected from hydrogen (H2), nitrogen (N2), argon (Ar) and helium (He) can be used as the plasma.
  • In a further aspect, the present invention provides a manufacturing method which comprises forming a first insulating film having a dielectric constant lower than that of a silicon oxide film contained in a protecting film (passivation film), forming a groove or opening in the first insulating film, treating the exposed surface of the first insulating film with a plasma of reducing atmosphere, depositing a first conductive film which covers the surface including the inside wall of the groove or opening, forming a second conductive film to be embedded in the groove or opening, and removing the second conductive film and first conductive film outside the groove or opening by polishing, thereby forming a conductive member in the groove or opening. For this method, the above-described plasma of reducing atmosphere can be used. The second insulating film may be formed over the first insulating film. [0029]
  • In a still further aspect, the present invention provides a semiconductor integrated circuit device which comprises a first insulating film, an interconnection embedded in the groove of the first insulating film, and a second insulating film formed over the first insulating film and interconnection, wherein a nitride film is formed on the interface between the first insulating film and interconnection, and second insulating film. In this device, the first insulating film, interconnection and second insulating film are a silicon oxide film, copper and a silicon nitride film, respectively. The nitrogen concentration in the nitride film becomes higher from the side of the first insulating film and interconnection toward the second insulating film. [0030]
  • In a still further aspect, the present invention provides a manufacturing method which comprises forming a first insulating film over a semiconductor substrate, forming a groove in the first insulating film, depositing a first conductive film over the first insulating film, forming a second conductive film to embed the groove therewith, polishing the second conductive film and first conductive film to form an interconnection in the groove, treating the surface of each of the first insulating film and interconnection with a plasma of reducing atmosphere, and continuously depositing a second insulating film over the first insulating film and interconnection while maintaining a pressure-reduced or inactive condition without exposing the semiconductor substrate to the atmosphere. [0031]
  • The summary of the other inventions of the present application will next be described briefly in items. [0032]
  • 1. A manufacturing method of a semiconductor integrated circuit device, which comprises: [0033]
  • (a) forming a first insulating film over a semiconductor substrate and forming a groove in the first insulating film, [0034]
  • (b) depositing a first conductive film over the first insulating film and forming a second conductive film to embed the groove therewith, [0035]
  • (c) removing the second conductive film and first conductive film over the first insulating film outside the groove and forming an interconnection in the groove, [0036]
  • (d) treating the surface of each of the first insulating film and interconnection with a plasma of reducing atmosphere, and [0037]
  • (e) after completion of the plasma treating step, depositing a second insulating film over the first insulating film and interconnection. [0038]
  • 2. A manufacturing method according to the [0039] item 1, wherein the plasma of reducing atmosphere is an ammonia (NH3) plasma or hydrogen (H2) plasma.
  • 3. A manufacturing method according to the [0040] item 1, wherein the plasma of reducing atmosphere is mixed gas plasma of ammonia (NH3) and a diluting gas, and the diluting gas contains one or more gases selected from hydrogen (H2), nitrogen (N2), argon (Ar) and helium (He).
  • 4. A manufacturing method according to the [0041] item 3, wherein the concentration of ammonia (NH3) is at least 5 wt. % based on the mixed gas.
  • 5. A manufacturing method according to the [0042] item 1, wherein the plasma of reducing atmosphere is a mixed gas plasma of hydrogen (H2) and a diluting gas and the diluting gas contains one or more gases selected from ammonia (NH3), nitrogen (N2), argon (Ar) and helium (He).
  • 6. A manufacturing method according to the [0043] item 5, wherein the concentration of hydrogen (H2) is at least 5 wt. % based on the mixed gas.
  • 7. A manufacturing method according to the [0044] item 1, wherein the first insulating film is a silicon oxide film and the second conductive film is made of copper.
  • 8. A manufacturing method according to the [0045] item 7, wherein the second insulating film is a silicon nitride film.
  • 9. A manufacturing method according to the [0046] item 8, wherein the plasma of reduced atmosphere is an ammonia (NH3) plasma or a hydrogen (H2) plasma, or a mixed gas plasma thereof with one or more gases selected from nitrogen (N2), argon (Ar) and helium (He).
  • 10. A manufacturing method according to the [0047] item 9, wherein the copper has a purity as high as 99.99% or greater.
  • 11. A manufacturing method according to the [0048] item 1, which further comprises washing the surface of each of the first insulating film and interconnection with an acid between the steps (c) and (d).
  • 12. A manufacturing method according to the [0049] item 11, wherein an aqueous solution of hydrogen fluoride (HF) or citric acid (C(CH2COOH)2(OH)(COOH) is used as the acid for washing.
  • 13. A manufacturing method according to the [0050] item 12, wherein the first insulating film, the second conductive film and the second insulating film are a silicon oxide film, copper and a silicon nitride film, respectively.
  • 14. A manufacturing method according to the [0051] item 12, wherein the plasma of reduced atmosphere is an ammonia (NH3) plasma or a hydrogen (H2) plasma, or a mixed gas plasma thereof with one or more gases selected from nitrogen (N2), argon (Ar) and helium (He).
  • 15. A manufacturing method according to the [0052] item 14, wherein the copper has a purity as high as 99.99% or greater.
  • 16. A manufacturing method according to the [0053] item 1, wherein abrasive-grain-free chemical mechanical polishing is employed for the polishing in the step (c).
  • 17. A manufacturing method according to the [0054] item 16, wherein the polishing in the step (c) is conducted in three stages, that is, first polishing by abrasive-grain-free chemical mechanical polishing, second polishing by abrasive-grain-using chemical mechanical polishing and third polishing by selective chemical mechanical polishing at a first conductive film: second conductive film selection ratio of at least 5.
  • 18. A manufacturing method according to the [0055] item 17, wherein the first insulating film, the second conductive film and the second insulating film are a silicon oxide film, copper and a silicon nitride film, respectively.
  • 19. A manufacturing method according to the [0056] item 18, wherein the plasma of reduced atmosphere is an ammonia (NH3) plasma or a hydrogen (H2) plasma, or a mixed gas plasma thereof with one or more gases selected from nitrogen (N2), argon (Ar) and helium (He).
  • 20. A manufacturing method according to the item 19, which further comprises, between the steps (c) and (d), washing the surface of each of the first insulating film and interconnection with an aqueous solution of hydrogen fluoride (HF) or citric acid (C(CH[0057] 2COOH)2(OH)(COOH).
  • 21. A manufacturing method according to the [0058] item 20, wherein the copper has a purity as high as 99.99% or greater.
  • 22. A manufacturing method of a semiconductor integrated circuit device, which comprises: [0059]
  • (a) forming a first insulating film over a semiconductor substrate and forming a groove in the first insulating film, [0060]
  • (b) depositing a first conductive film over the first insulating film and forming a second conductive film to embed the groove therewith, [0061]
  • (c) removing the second conductive film and first conductive film over the first insulating film outside the groove by polishing and forming an interconnection in the groove, [0062]
  • (d) subjecting the surface of each of the first insulating film and interconnection to reducing treatment and nitriding treatment with a plasma, and [0063]
  • (e) depositing the second insulating film over the first insulating film and interconnection. [0064]
  • 23. A manufacturing method according to the [0065] item 22 wherein the plasma is an ammonia (NH3) plasma or a mixed gas plasma thereof with a diluting gas, and the diluting gas is at least one gas selected from hydrogen (H2), nitrogen (N2), argon (Ar) and helium (He).
  • 24. A manufacturing method of a semiconductor integrated circuit having a first insulating film formed over a semiconductor substrate and a protecting film formed thereover for preventing the invasion of impurities, which comprises: [0066]
  • (a) forming a first insulating film having a dielectric constant lower than that of a silicon oxide film contained in the protecting film, [0067]
  • (b) forming a groove or opening in the first insulating film, [0068]
  • (c) treating the exposed surface of the first insulating film with a plasma of reducing atmosphere, [0069]
  • (d) depositing a first conductive film to cover the surface including the inside wall of the groove or opening and forming a second conductive film to embed therewith the groove or opening, and [0070]
  • (e) removing the second conductive film and first conductive film outside the groove or opening by polishing and forming a conductive member in the groove or opening. [0071]
  • 25. A manufacturing method according to the [0072] item 24, wherein the plasma of reduced atmosphere is an ammonia (NH3) plasma or a hydrogen (H2) plasma, or a mixed gas plasma thereof with one or more gases selected from nitrogen (N2), argon (Ar) and helium (He).
  • 26. A manufacturing method according to the [0073] item 25, wherein a second insulating film is formed over the first insulating film, a groove or opening is formed in the first and second insulating films in the step (b) and the surface of the first insulating film exposed to the inside wall of the groove or opening is treated with a plasma of reducing atmosphere.
  • 27. A semiconductor integrated circuit device having a first insulating film formed over a semiconductor substrate, an interconnection embedded in a groove of the first insulating film and a second insulating film formed over the first insulating film and interconnection, wherein a nitride film is formed on the interface between the first insulating film and interconnection, and the second insulating film. [0074]
  • 28. A semiconductor integrated circuit device according to the [0075] item 27, wherein the first insulating film, interconnection and second insulating film are a silicon oxide film, copper and silicon nitride film, respectively.
  • 29. A semiconductor integrated circuit device according to the [0076] item 28, wherein the nitrogen concentration of the nitride film becomes higher from the first insulating film and interconnection toward the second insulating film.
  • 30. A manufacturing method according to the [0077] item 1, which further comprises, after the completion of the step (d), depositing the second insulating film over the first insulating film and interconnection continuously while maintaining a reduced-pressure or inactive condition without exposing the semiconductor substrate to the atmosphere.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a fragmentary cross-sectional view of a semiconductor substrate illustrating a manufacturing method of a semiconductor integrated circuit device according to one embodiment (Embodiment 1) of the present invention; [0078]
  • FIG. 2 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0079] Embodiment 1;
  • FIG. 3 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0080] Embodiment 1;
  • FIG. 4 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0081] Embodiment 1;
  • FIG. 5 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0082] Embodiment 1;
  • FIG. 6([0083] a) is a plan view illustrating the manufacturing method of Embodiment 1 and FIG. 6(b) is a fragmentary cross-sectional view illustrating the manufacturing method of Embodiment 1;
  • FIG. 7([0084] a) is a plan view illustrating the manufacturing method of Embodiment 1 and FIG. 7(b) is a fragmentary cross-sectional view illustrating the manufacturing method of Embodiment 1;
  • FIG. 8 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0085] Embodiment 1;
  • FIG. 9 is a schematic view illustrating one example of the whole constitution of a CMP apparatus used for the formation of a Cu-embedded interconnection; [0086]
  • FIG. 10 is a schematic view illustrating a part of the CMP apparatus used for the formation of a Cu-embedded interconnection; [0087]
  • FIG. 11 is a perspective view illustrating a scrub washing method of a wafer; [0088]
  • FIG. 12 is a schematic view illustrating another example of the whole constitution of a CMP apparatus used for the formation of a Cu-embedded interconnection; [0089]
  • FIG. 13 is a schematic view illustrating a further example of the whole constitution of a CMP apparatus used for the formation of a Cu-embedded interconnection; [0090]
  • FIG. 14 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0091] Embodiment 1;
  • FIG. 15([0092] a) is a schematic cross-sectional view of a plasma treating apparatus used for ammonia plasma treatment an deposition of a silicon nitride film and FIG. 15(b) is a plan view of the apparatus;
  • FIG. 16 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0093] Embodiment 1;
  • FIG. 17 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of [0094] Embodiment 1;
  • FIG. 18 is a flow chart illustrating the manufacturing method of the semiconductor integrated circuit device of [0095] Embodiment 1;
  • FIG. 19 is a schematic cross-sectional view illustrating the semiconductor integrated circuit device of [0096] Embodiment 1;
  • FIG. 20 is a graph illustrating TDDB; [0097]
  • FIG. 21 is a graph illustrating TDDB; [0098]
  • FIGS. [0099] 22(a) to 22(d) are graphs each illustrating XPS data;
  • FIGS. [0100] 23(a) to 23(d) are graphs each illustrating XPS data;
  • FIGS. [0101] 24(a) to 24(d) are graphs each illustrating XPS data;
  • FIGS. [0102] 25(a) to 25(d) are graphs each illustrating XPS data and (f) is a table showing a component ratio;
  • FIGS. [0103] 26(a) to 26(d) are graphs each illustrating the results of mass spectroscopy;
  • FIGS. [0104] 27(a) to 27(d) are graphs each illustrating the results of mass spectroscopy;
  • FIG. 28 is a TEM photograph of the interconnection portion of [0105] Embodiment 1;
  • FIG. 29 is TEM photograph for comparison; [0106]
  • FIG. 30 is a graph illustrating interconnection resistance; [0107]
  • FIG. 31([0108] a) is a TEM photograph of the interconnection portion without treatment, FIG. 31(b) is a TEM photograph of the interconnection portion of Embodiment 1, and FIGS. 31(c) and 31(d) are traced drawings of FIGS. 31(a) and 31(b), respectively;
  • FIGS. [0109] 32(a) to 32(c) are TEM photographs for comparison, and FIGS. 32(d), 32(e) and 32(f) are traced drawings of FIGS. 32(a), 32(b) and 32(c), respectively;
  • FIG. 33 is a graph illustrating the TDDB life; [0110]
  • FIG. 34 is a schematic view illustrating one example of the whole constitution of a CMP apparatus used for a manufacturing method of a semiconductor integrated circuit device according to [0111] Embodiment 2 of the present invention;
  • FIG. 35 is a schematic view illustrating a part of a CMP apparatus used for the formation of a Cu-embedded interconnection; [0112]
  • FIG. 36 is a schematic view of a CMP apparatus illustrating the polished condition of a Cu film; [0113]
  • FIG. 37 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of a semiconductor integrated circuit device according to [0114] Embodiment 2;
  • FIG. 38([0115] a) is a fragmentary plan view of the semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to Embodiment 2 and FIG. 38(b) is a fragmentary cross-sectional view of the substrate;
  • FIG. 39 is a fragmentary cross-sectional view of the semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to [0116] Embodiment 2;
  • FIG. 40([0117] a) is a fragmentary plan view of the semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to Embodiment 2 and FIG. 40(b) is a fragmentary cross-sectional view of this substrate;
  • FIG. 41 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to [0118] Embodiment 2;
  • FIG. 42([0119] a) is a fragmentary plan view of the semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to Embodiment 2 and FIG. 42(b) is a fragmentary cross-sectional view of this substrate;
  • FIG. 43 is a flow chart showing the manufacturing method of the semiconductor integrated circuit device according to [0120] Embodiment 2;
  • FIG. 44 is a graph illustrating TDDB; [0121]
  • FIG. 45 is a flow chart showing a manufacturing method of a semiconductor integrated circuit device according to [0122] Embodiment 3;
  • FIG. 46 is a graph illustrating TDDB; [0123]
  • FIG. 47 is a fragmentary cross-sectional view of a semiconductor substrate illustrating a manufacturing method of a semiconductor integrated circuit device according to [0124] Embodiment 4;
  • FIG. 48([0125] a) is a fragmentary plan view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to Embodiment 4 and FIG. 48(b) is a fragmentary cross-sectional view of this substrate;
  • FIG. 49 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to [0126] Embodiment 4;
  • FIG. 50 is a fragmentary cross-sectional view of a semiconductor substrate illustrating a manufacturing method of a semiconductor integrated circuit device according to another Embodiment; [0127]
  • FIG. 51 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to another Embodiment; [0128]
  • FIG. 52([0129] a) is a fragmentary plan view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to another embodiment and FIG. 52(b) is a fragmentary cross-sectional view of this substrate;
  • FIG. 53 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to another Embodiment; [0130]
  • FIG. 54 is a fragmentary cross-sectional view of a semiconductor substrate illustrating the manufacturing method of the semiconductor integrated circuit device according to another Embodiment; [0131]
  • FIG. 55 is a graph showing measured data of TDDB characteristics of copper, aluminum and tungsten interconnections; [0132]
  • FIGS. [0133] 56(a) to 56(c) illustrate a sample used in the present application for the measurement of TDDB, wherein FIG. 56(a) is a plan view, and FIGS. 56(b) and 56(c) are cross-sections taken along lines B-B′ and C-C′ of FIG. 56(a), respectively;
  • FIG. 57 is a schematic view illustrating the summary of the measurement; and [0134]
  • FIG. 58 illustrates one example of measuring results of current and voltage.[0135]
  • DETAILED DESCRIPTION OF THE INVENTION
  • The general meaning of each of the terms used in this application will next be described. [0136]
  • The term “TDDB” as used herein means time (lifetime) determined by applying a relatively high voltage between electrodes under measuring conditions of a predetermined temperature (ex. 140° C.), drawing a graph wherein time from application of voltage to dielectric breakdown is plotted against applied electric field, and extrapolating the practical electric field strength (ex. 0.2 MV/cm) in the graph. FIG. 56 illustrates a sample used in the present application for the measurement of TDDB, wherein FIG. 56([0137] a) is a plan view, and FIGS. 56(b) and 56(c) are cross-sections taken along lines B-B′ and C-C′ of FIG. 56(a), respectively. This sample can be formed practically in a TEG (Test Equipment Group) region of a wafer. As illustrated in FIG. 56, a pair of comb-like interconnections L are formed in the second interconnection layer M2 and are connected with pats P1, P2 of the uppermost layer. An electric current is measured by applying an electric field between these comb-like interconnections L. The pads 1, 2 are measuring terminals. The width, distance between any two adjacent interconnections and thickness of the comb-like interconnections L are each 0.5 μm. The length of the interconnection is formed to 1.58×105 μm. FIG. 57 is a schematic view illustrating the summary of measurement. The sample is supported on a measuring stage S and a current-voltage measuring apparatus (I/V measuring apparatus) is connected between the pads P1 and P2. The sample stage S is heated by a heater H to adjust the temperature of the sample to 140° C. FIG. 58 shows one example of the measuring results of current-voltage under the conditions of the sample temperature of 140° C. and electric field strength of 5 MV/cm. Although TDDB is measured by either one of the constant voltage stress method and low current stress method, the former one wherein an average electric field applied to an insulating film shows a fixed value is employed in the present application. After application of voltage, the current density decreases with the passage of time and then, a drastic increase in the current (dielectric breakdown) is observed. Here, the time until the leak current density reaches 1 μA/cm2 is designated as TDDB (the TDDB at 5 MV/cm). The term “TDDB” as used herein means the breakdown time (lifetime) at 0.2 MV/cm unless otherwise specifically referred to, but in a broader sense, it is sometimes used as a time until breakdown at a preliminarily designated electric field strength. Unless otherwise specifically described, the TDDB means that at the sample temperature of 140° C. The TDDB is measured using the above-described comb-like interconnections L, but it is needless to say that it reflects the breakdown lifetime between actual interconnections.
  • The term “plasma treatment” as used herein means treatment of exposing the surface of a substrate or, when a member such as insulating film or metal film is formed on the substrate, the surface of the member to the circumstance under plasma condition and giving chemical or mechanical (bombardment) action of the plasma to the surface. Plasma is usually formed by, while supplementing a specific gas (treating gas) as needed in a reaction chamber substituted with the gas, ionizing the gas by the action of high-frequency electric field or the like. In practice, however, it is impossible to completely substitute the chamber with the treating gas. In the present application, therefore, the term “ammonia plasma” does not indicate complete ammonia plasma and existence of impurity gases (nitrogen, oxygen, carbon dioxide, water vapor and/or the like) contained in the plasma is permitted. It is needless to say that the plasma may contain a diluting gas or additive gas. [0138]
  • The term “plasma of reducing atmosphere” as used herein means the plasma circumstance wherein reactive radicals, ions, atoms or molecules having reducing action, that is, oxygen pulling action, predominantly exist. Radicals and ions embrace atomic or molecular radicals and ions. In the plasma circumstance, not only single reactive one but also plural reactive ones may be contained. For example, a hydrogen radical and NH[0139] 2 radical may coexist in the circumstance.
  • The term “made of copper” as used herein means that copper is used as a main component. High-purity copper inevitably contains impurities so that a member made of copper is permitted to contain additives or impurities. The term “made of high-purity copper” as used herein means that copper is a high-purity material (ex. 4N (99.99%) and contains any impurities of about 0.01%. This will apply to, not only copper, but also another metal (titanium nitride, or the like). [0140]
  • The term “gas concentration” as used herein means a flow rate of a gas in the mass flow. Described specifically, when the concentration of gas A in a mixture of gas A and gas B is 5%, it means Fa/(Fa+Fb)=0.05 wherein Fa represents the mass flow rate of gas A and Fb represents the mass flow rate of gas B. [0141]
  • The term “polishing liquid (slurry)” usually means a suspension obtained by mixing abrasive grains in a chemical etching agent, but in this application, it embraces a polishing liquid free of an abrasive grain for the convenience sake of this invention. [0142]
  • The term “abrasive grains (slurry grains)” usually means powder such as alumina or silica contained in a slurry. [0143]
  • The term “chemical mechanical polishing (CMP)” usually means polishing of a surface to be polished by relatively moving a polishing pad, which is made of a relatively soft cloth-like sheet material, in a surface direction under the condition brought into contact with the polishing pad, while supplying a slurry. This invention also embraces CML (Chemical Mechanical Lapping) wherein polishing is conducted by moving a surface to be polished relative to the surface of a hard abrasive. [0144]
  • The term “abrasive-grain-free chemical mechanical polishing” means chemical mechanical polishing using a slurry having a weight concentration of the abrasive grains less than 0.5%, while the term “abrasive-grain-using chemical mechanical polishing” means chemical mechanical polishing using a slurry having a weight concentration of the abrasive grain not less than 0.5%. They are however relative naming. In the case where chemical mechanical polishing is conducted using abrasive grains in each of the first and second steps, that in the first step is sometimes called abrasive-grain-free chemical mechanical polishing if the polishing concentration of the first step is smaller by at least one figure, desirably at least 2 figures, than that of the second step. [0145]
  • The term “anticorrosive” means a chemical for preventing or suppressing the progress of polishing by CMP by forming an anticorrosive and/or hydrophobic protecting film on the metal surface and benzotriazole (BTA) is usually employed as the chemical (refer to Japanese Patent Application Laid-Open No. HEI 8-64594, for further details). [0146]
  • The term “conductive barrier layer” is usually a layer for preventing atoms or ions, which constitute an embedded interconnection material, from being transported (including, being diffused) and thereby having an adverse effect on an underlying element and it means a layer made of a conductive material having a comparatively higher conductivity than an insulating film and having diffusion-inhibiting properties, for example, a metal such as Ti, a metal nitride such as TiN, a conductive oxide or a conductive nitride. [0147]
  • The term “selective removal”, “selective polishing”, “selective etching” or “selective chemical mechanical polishing” means that having a selection ratio of at least 5. [0148]
  • The term “embedded interconnection” usually means an interconnection formed by an interconnection forming technique such as single damascene or dual damascene, more specifically, by embedding a conductive film inside of a groove or the like, which has been formed in an insulating film, and then removing an unnecessary portion of the conductive film on the insulating film. [0149]
  • With regards to the selection ratio, when a selection ratio of “A to B” (or “A relative to B”) is X, it means, if the case of polishing rate is taken, that the selection ratio becomes X according to the calculation of a polishing rate of A based on that of B. [0150]
  • In the below-described embodiments, descriptions on the same or like parts will essentially be omitted unless particularly necessary. [0151]
  • In the below-described embodiments, a description will be made after divided in plural sections or in plural embodiments if necessary for convenience's sake. These plural sections or embodiments are not independent each other, but in a relation such that one is a modification example, details or complementary description of a part or whole of the other one unless otherwise specifically indicated. [0152]
  • In the below-described examples, when a reference is made to the number of elements (including the number, value, amount and range), the number of elements is not limited to a specific number but can be not greater than or less than the specific number unless otherwise specifically indicated or in the case it is principally apparent that the number is limited to the specific number. Moreover in the below-described embodiments, it is needless to say that the constituting elements (including element steps) are not always essential unless otherwise specifically indicated or in the case where it is principally apparent that they are essential. [0153]
  • Similarly, in the below-described embodiments, when a reference is made to the shape or positional relationship of the constituting elements, that substantially analogous or similar to it is also embraced. This also applies to the above-described value and range. [0154]
  • The term “semiconductor integrated circuit device” as used herein means not only that formed over a single crystal silicon substrate but also that formed over an SOI (silicon on insulator) substrate, a substrate for the production of TFT (Thin Film Transistor) liquid crystals or the like unless otherwise specifically indicated. The term “wafer” means a single crystal silicon substrate (substantially disk-shape in general), SOS substrate, glass substrate, another insulating, semi-insulating or semiconductor substrate or a composite substrate thereof, which is employed for the fabrication of a semiconductor integrated circuit device. [0155]
  • The embodiments of the present invention will next be described specifically based on the accompanying drawings. In all the drawings for describing the embodiments, like members of a function will be identified by like reference numerals and overlapping descriptions will be omitted. [0156]
  • (Embodiment 1) [0157]
  • A manufacturing method of COM-LSI according to Embodiment 1of the present invention will next be described in the order of steps based on FIGS. [0158] 1 to 19.
  • As illustrated in FIG. 1, after formation of an [0159] element isolating groove 2 of about 350 nm deep is formed, by photolithography and dry etching, in a semiconductor substrate (which will hereinafter be called “substrate”) 1 having a specific resistance of about 1 to 10 Ωcm and being made of p-type single crystal silicon, a silicon oxide film 3 is deposited, by CVD, over the substrate 1 including the inside of the groove. The surface of the silicon oxide film 3 over the groove is then flattened by chemical mechanical polishing (CMP), followed by ion implantation of p-type impurities (boron) and n-type impurities (phosphorus) to the substrate 1, whereby a p-type well 4 and an n-type well 5 are formed. Then, by steam oxidation of the substrate 1, a gate oxide film 6 of about 6 nm thick is formed over the surface of each of the p-type well 4 and n-type well 5.
  • As illustrated in FIG. 2, a [0160] gate electrode 7 having a low-resistance polycrystalline silicon film, WN (tungsten nitride) film and W (tungsten) film is formed over the gate oxide film 6. The polycrystalline silicon film can be formed by CVD, while the WN and W films can be formed by sputtering. The gate electrode 7 is formed by patterning of these deposited films. The gate electrode 7 may be formed by the laminate film of a low-resistance polycrystalline silicon film and W silicide film. After the formation of the gate electrode, n− type semiconductor region 11 of a low impurity concentration and a p-type semiconductor region 12 of a low impurity concentration are formed in the p-type well 4 and n-type well 5, respectively, by ion implantation.
  • As illustrated in FIG. 3, a [0161] side wall spacer 13 is then formed on the side wall of the gate electrode 7, for example, by depositing a silicon nitride film by CVD and anisotropic etching of the film. Ion implantation is thereafter conducted, whereby n+ type semiconductor region 14 (source, drain) having a high impurity concentration and p+ type semiconductor region 15 (source and drain) having a high impurity concentration are formed in the p-type well 4 and n-type well 5, respectively. Examples of the n-type impurities include phosphorus and arsenic, while those of the p-type impurities include boron. Then, a metal film such as titanium or cobalt is deposited, followed by heat treatment. By the so-called silicide method to deposit a metal film such as titanium or cobalt and after heat treatment, remove the unreacted metal film, a silicide layer 9 is formed on the surface of each of the n+ type semiconductor region 14 (source, drain) and p+ type semiconductor region 15 (source, drain). By the steps so far mentioned, an n-channel type MISFETQn and p-channel type MISFETQp are completed.
  • As illustrated in FIG. 4, a [0162] silicon oxide film 18 is deposited over the substrate 1 by CVD, followed by dry etching of the silicon oxide film 18 with a photoresist film as a mask, whereby a contact hole 20 and a contact hole 21 are formed over the n+ type semiconductor region 14 (source, drain) and p+ type semiconductor region 15 (source, drain), respectively. At the same time, a contact hole 22 is also formed over the gate electrode 7.
  • The [0163] silicon oxide film 18 is formed from a film having high reflow properties capable of embedding a narrow space between gate electrodes 7,7, for example, BPSG (Boron-doped Phospho Silicate Glass) film. Alternatively, an SOG (Spin On Glass) film formed by spin coating can be used.
  • Then, a [0164] plug 23 is formed inside of each of the contact holes 20, 21 and 22, for example, by depositing a TiN film and a W film by CVD over the silicon oxide film 18 including the inside of each of the contact holes 20, 21 and 22, and removing the unnecessary portion of each of the TiN film and W film over the silicon oxide film 18 by chemical mechanical polishing (CMP) or etching back to leave these films only inside of each of the contact holes 20, 21 and 22.
  • As illustrated in FIG. 5, [0165] W interconnections 24 to 30, which are to be a first interconnection layer, are formed over the silicon oxide film 18, for example, by depositing a W film over the silicon oxide film 18 by sputtering, and dry etching this W film with a photoresist film as a mask. The W interconnections 24 to 30 of the first layer are electrically connected with the source and drain (n+ type semiconductor regions) of the n-channel type MISFETQn, the source and drain (p+ type semiconductor regions) of the p-channel type MISFETQp or the gate electrode 7 through the contact holes 20, 21 and 22.
  • As illustrated in FIGS. [0166] 6(a) and 6(b), a silicon oxide film 31 is deposited over the W interconnections 24 to 30 of the first layer. After through-holes 32 to 36 are formed in the silicon oxide film 31 by dry etching with a photoresist film as a mask, a plug 37 is formed inside of the through-holes 32 to 36.
  • The [0167] silicon oxide film 31 is deposited, for example, by CVD using ozone (or oxygen) and tetraethoxysilane (TEOS) as source gases. The plug 37 is formed, for example, from a W film in a similar manner to that employed for the formation of the plug 23 inside of each of the contact holes 20, 21 and 22.
  • As illustrated in FIGS. [0168] 7(a) and 7(b), a thin silicon nitride film 38 of about 50 nm thick is deposited over the silicon oxide film 31 by plasma CVD, followed by deposition of a silicon oxide film 39 of about 450 nm thick over the silicon nitride film 38 by plasma CVD. The silicon oxide film 39 and silicon nitride film 38 over the through-holes 32 to 36 are removed by dry etching with a photoresist film as a mask, whereby interconnection grooves 40 to 44 are formed.
  • The [0169] interconnection grooves 40 to 44 are formed by selectively etching the silicon oxide film 39 using the silicon nitride film 38 as an etching stopper and then etching the silicon nitride film 38. It is possible to control the depth of each of the interconnection grooves 40 to 44 with good precision by forming, in advance, the thin silicon nitride film 38 below the silicon oxide film 39 in which the interconnection grooves 40 to 44 are to be formed, stopping etching once at the surface of the silicon nitride film 38 and then etching the silicon nitride film 38.
  • The Cu-embedded interconnections to be a second interconnection layer are formed inside of the [0170] interconnection grooves 40 to 44 by the following process.
  • As illustrated in FIG. 8, after deposition, by sputtering, of a thin TiN (titanium nitride) [0171] film 45 of about 50 nm thick over the silicon oxide film 39 including the insides of the interconnection grooves 40 to 44, a Cu film 46 sufficiently thicker (ex. about 800 nm) than the depth of each of the interconnection grooves 40 to 44 is deposited over the TiN film 45 by sputtering. Then, the substrate 1 is heat treated in a non-oxidizing atmosphere (ex. hydrogen atmosphere) of about 475° C. to cause reflow of the Cu film 46, whereby the Cu film 46 is fully embedded inside of each of the interconnection grooves 40 to 44.
  • Here, the [0172] Cu film 46 is formed by sputtering and it is embedded in the groove by reflow. Alternatively, a thin Cu film can be formed by sputtering, followed by the formation of another Cu film corresponding to the Cu film 46 by plating.
  • Owing to the diffusing tendency of Cu in the silicon oxide film, when the Cu interconnection is formed inside of each of the [0173] interconnection grooves 40 to 44, Cu diffuses into the silicon oxide film 39, thereby causing a short-circuit between interconnections or an increase in the parasitic capacitance between interconnections due to an increase in the dielectric constant of the silicon oxide film 39. In addition, Cu is poor in adhesion to an insulating material such as silicon oxide so that it tends to cause peeling at the interface with the silicon oxide film 39.
  • Accordingly, when a Cu interconnection is formed inside of each of the [0174] interconnection grooves 40 to 44, it is necessary to dispose a barrier layer which can suppress diffusion of Cu between the silicon oxide film 39 and Cu film 46 and at the same time, has high adhesion to an insulating material. Furthermore, when the Cu film 46 is embedded inside of each of the interconnection grooves 40 to 44 by the reflow-sputtering method as described above, the barrier layer is required to have properties to improve the wetness of the Cu film 46 upon reflow.
  • High melting-point metal nitrides, such as TiN, WN and TaN (tantalum nitride), which hardly react with Cu are suited as such a barrier layer. It is also possible to use as the barrier layer a high-melting point metal nitride added with Si (silicon) or a high-melting-point metal such as Ta, Ti, W or TiW alloy which hardly reacts with Cu. [0175]
  • The formation process of the Cu interconnection which will be described below can be adapted to not only the formation of a Cu interconnection with a high-purity Cu film but also to the formation of a Cu interconnection with an alloy film having Cu as a main component. [0176]
  • FIG. 9 is a schematic view illustrating a single-wafer [0177] type CMP apparatus 100 to be used for the polishing of the Cu film 46. This CMP apparatus 100 is equipped with a loader 120 for accommodating therein a plurality of the substrates 1 each having the Cu film 46 formed on the surface thereof, a polishing treatment part 130 for polishing and flattening the Cu film 46, a corrosion treatment part 140 for subjecting the surface of the substrate 1 to corrosion treatment after completion of polishing, an immersion treatment part 150 for maintaining the substrate 1 to have a wet surface until the post washing of the substrate 1 after completion of the corrosion treatment, a post-washing treatment part 160 for post-washing the substrate 1 after completion of the corrosion treatment and an unloader 170 for accommodating therein a plurality of substrates 1 after completion of post-washing.
  • The polishing [0178] treatment part 130 of the CMP apparatus 100 has, as illustrated in FIG. 10, a box-like body 101 which is opened at the top thereof. A rotating shaft 102 attached to this box-like body 101 has, at its upper end portion, a polishing disc (platen) 104 to be turned and driven by a motor 103. This polishing disc 104 has, on the surface thereof, a polishing pad 105 formed by uniformly bonding thereto a porous synthetic resin.
  • In addition, this polishing [0179] treatment part 130 is equipped with a wafer carrier 106 for supporting the substrate 1. A driving shaft 107 equipped with the wafer carrier 106 is turned and driven by a motor (not illustrated), integrated with the wafer carrier 106, and at the same time, moved vertically above the polishing disc 104.
  • The [0180] substrate 1 is supported by the wafer carrier 106 by a vacuum adsorption mechanism (not illustrated) disposed in the wafer carrier 106, with the main surface, that is, a surface to be polished, down. The wafer carrier 106 has, at the lower end thereof, a concave portion 106 a in which the substrate 1 is to be accommodated. When the substrate 1 is placed in this concave portion 106 a, the surface to be polished becomes the substantially same level with or slightly protruded from the bottom surface of the wafer carrier 106.
  • Above the [0181] polishing disc 104, a slurry feeding pipe 108 is disposed for feeding a polishing slurry (S) between the surface of the polishing pad 105 and the surface of the substrate 1 to be polished and by the polishing slurry (S) fed from the lower end of the pipe, the surface of the substrate 1 is chemically and mechanically polished. As the polishing slurry (S), usable is that obtained by dispersing or dissolving main components, for example, abrasive grains such as alumina and an oxidizing agent such as hydrogen peroxide or an aqueous solution of ferric nitrate, in water.
  • This polishing [0182] treatment part 130 is equipped with a dresser 109, which is a tool for smoothening (dressing) the surface of the polishing pad 105. This dresser 109 is installed to the lower end of a driving shaft 110 which moves vertically above the polishing disc 104 and is turned and driven by a motor (not illustrated).
  • After completion of the polishing, the surface of the [0183] substrate 1 is subjected to corrosion treatment at the corrosion treatment part 140. The corrosion treatment part 140 has a similar structure to that of the polishing treatment part 130. First, the main surface of the substrate 1 is pressed against a polishing pad attached onto the surface of a polishing disc (platen) and a polishing slurry is mechanically removed. Then, a chemical liquid containing an anticorrosive such as benzotriazole (BTA) is fed to the main surface of the substrate 1, whereby a hydrophobic protecting film is formed on the surface portion of the Cu interconnection formed on the main surface of the substrate 1.
  • Mechanical washing (pre-washing) of the polishing slurry is conducted, for example, as shown in FIG. 11. The both sides of the [0184] substrate 1 turned within a horizontal plane are sandwiched by cylindrical brushes 121A,121B made of a porous synthetic resin such as PVA (polyvinyl alcohol) and are washed simultaneously while turning the brushes 121A,121B within a plane vertical to the surface of the substrate 1. Upon corrosion treatment after pre-washing, the oxidizing agent in the polishing slurry adhered to the main surface of the substrate 1 at the polishing treatment part 130 is removed sufficiently by conducting pure water scrub washing, pure water ultrasonic washing, pure water running water washing or pure water spin washing as needed prior to or simultaneously with the corrosion treatment, whereby a hydrophobic protecting film is formed under the conditions substantially free from the action of the oxidizing agent.
  • After completion of the corrosion treatment, the [0185] substrate 1 is temporarily stored in the immersion treatment part 150 in order to prevent the surface from being dried. The immersion treatment part 150 serves for maintaining the surface of the substrate 1, which has finished corrosion treatment, to be wet until post-washing and it has such a structure that the predetermined number of the substrates 1 are immersed and stored in an immersion tank (storage container) from which pure water is overflowed. Corrosion of the Cu interconnections 28 to 30 can be prevented more completely by supplying the immersion tank with pure water cooled to a temperature low enough to substantially terminate the progress of electrochemical corrosion of the Cu interconnections 28 to 30.
  • In order to prevent drying of the [0186] substrate 1, it is possible to adopt another method such as supply of pure water shower, insofar as the surface of the substrate 1 is kept wet by the method.
  • The [0187] substrate 1 transferred to the post-washing treatment part 160 is subjected to post-washing at once with the wet state of the surface being maintained. In this part, scrub washing (or brush washing) of the surface of the substrate 1 is carried out while supplying thereto a weakly alkaline chemical liquid such as a washing liquid containing NH4 0H to neutralize the oxidizing agent and then, foreign particles formed upon etching are removed by an aqueous solution of hydrofluoric acid fed onto the surface of the substrate 1. Prior to or simultaneously with the scrub washing, the surface of the substrate 1 can be subjected to pure water scrub washing, pure water ultrasonic washing, running pure water washing or pure water spin washing or the opposite surface of the substrate 1 can be subjected to pure water scrub washing.
  • After completion of the post-washing treatment, the [0188] substrate 1 is rinsed with pure water, spin-dried and accommodated in the unloader 170. A plurality of the substrates 1 are transferred in one lot to the subsequent step.
  • As illustrated in FIG. 12, it is possible to prevent the surface of the [0189] substrate 1 during storage from being exposed to an illumination light by forming the immersion treatment part (wafer storing part) 150, which serves to prevent surface drying of the substrate 1 after completion of the corrosion treatment, to have a light shading structure. By this structure, generation of a short-circuit current due to the photovoltaic effect can be prevented. The immersion treatment part 150 is formed to have a light shading structure by covering the immersion tank (storage container) with a shade sheet or the like, thereby reducing the illuminance inside of the immersion tank (storage container) to 500 lux or less, preferably 300 lux or less, more preferably 100 lux or less.
  • As illustrated in FIG. 13, the [0190] substrate 1 may be carried into the drying treatment part rightly after the polishing treatment, in other words, rightly before the initiation of the electrochemical corrosion due to the oxidizing agent in the polishing slurry left on the surface of the substrate and the water content in the polishing slurry may be removed by forced drying. The CMP apparatus 200 shown in FIG. 13 is equipped with a loader 220 for accommodating a plurality of substrates 1 each having a Cu-film-formed surface, a polishing treatment part 230 for polishing and flattening the Cu film, thereby forming an interconnection, a drying treatment part 240 for drying the surface of the substrate 1 after completion of the polishing, a post-washing part 250 for post-washing the substrate 1 and an unloader 260 for accommodating therein a plurality of the substrates 1 after completion of the post-washing. According to the Cu interconnection forming process using this CMP apparatus 200, the substrate 1 subjected to polishing treatment in the polishing treatment part 230 is transferred to the drying treatment part 240 rightly after the polishing treatment, in other words, rightly before the initiation of the electrochemical corrosion reaction due to the oxidizing agent in the polishing slurry left on the surface and in the drying treatment part, the water content in the polishing slurry is removed by forced drying. Then, the substrate 1 under a dried condition is transferred into the post-washing treatment part 250 and after the post-washing treatment, it is rinsed with pure water, spin-dried and then accommodated in the unloader 260. In this case, the surface of the substrate 1 is kept drying during the time just after the polishing treatment to the initiation of the post-washing so that the initiation of the electrochemical corrosion is inhibited, which makes it possible to prevent the corrosion of the Cu interconnection effectively.
  • By such a CMP method, the [0191] Cu film 46 and TiN film 45 over the silicon oxide film 39 are removed and as illustrated in FIG. 14, the Cu interconnections 46 a to 46 e are formed inside of the interconnection grooves 40 to 44.
  • In the next place, the surface of each of the Cu interconnections [0192] 46 a to 46 e and silicon oxide film 39 are subjected to plasma treatment. FIGS. 15(a) and 15(b) are cross-sectional view and plan view each schematically illustrating the apparatus used for plasma treatment.
  • In this apparatus, two [0193] treatment chambers 302 a, 302 b and cassette interface 303 are attached to a load lock chamber 301. The load lock chamber 301 has therein a robot 304 for transporting the substrate 1. Between the load lock chamber 301 and treatment chambers 302 a,302 b, a gate valve 305 is disposed for maintaining a high vacuum condition in the load lock chamber 301 during treatment.
  • The [0194] treatment chambers 302 a, 302 b each has, therein, a susceptor 306 for supporting the substrate 1, a baffle plate 307 for adjusting a gas flow, a supporting member 308 for supporting the susceptor 306, a mesh-like electrode 309 disposed opposed to the susceptor 306 and an insulating plate 310 disposed substantially opposite to the baffle plate 307. The insulating plate 310 serves to control the formation of a parasitic discharge in an unnecessary region other than the region between the susceptor 306 and electrode 309. On the reverse side of the susceptor 306, a lamp 312 is installed inside of a reflection unit 311 and from the lamp 312, an infrared ray 313 is irradiated to the susceptor 306 and substrate 1 through a quartz window 314, whereby the substrate 1 is heated. The substrate 1 is installed on the susceptor 306 with the face up.
  • The [0195] chambers 302 a, 302 b can be evacuated to make their insides highly vacuum and a treating gas and high-frequency electric power are fed from a gas port 315. The treating gas is fed to the vicinity of the substrate 1, passing through the mesh-like electrode 309. The treating gas is discharged from a vacuum manifold 316. The pressure is controlled by adjusting the gas flow rate and discharging rate. The high-frequency electric power is applied to the electrode 309, whereby a plasma is generated between the susceptor 306 and electrode 309. The high-frequency electric power having, for example, a frequency of 13.56 MHz is employed.
  • In the treating [0196] chamber 302 a, ammonia plasma treatment which will be described below is carried out. In the treating chamber 302 b, a cap film (silicon nitride film) which will be described later is formed by deposition. Since the treating chambers 302 a and 302 b are connected via the load lock chamber 301, the substrate 1 can be transported to the treating chamber 302 b without causing vacuum break after ammonia plasma treatment, which makes it possible to carry out ammonia plasma treatment and formation of the cap film continuously.
  • The [0197] substrate 1 is then subjected to ammonia plasma treatment by using the above-described plasma treating apparatus. From the cassette interface 303, the substrate 1 is carried in the load lock chamber 301 by the robot 304. After evacuation of the load lock chamber 301 to a sufficiently pressure-reduced condition, the substrate 1 is transferred into the treating chamber 302 a by the robot 304. Then, the gate valve 305 of the treating chamber 302 a is closed and the treating chamber 302 a is evacuated to a sufficient vacuum degree, followed by the introduction of an ammonia gas into the treating chamber 302 a to control the pressure to a predetermined value. An electric field is then applied to the electrode 309 from the high-frequency electric source. The surface of the substrate 1 is subjected to plasma treatment as illustrated in FIG. 16. After a lapse of a predetermined time, the high-frequency electric field is terminated, whereby the plasma is stopped. After evacuation of the treating chamber 302 a, the gate valve 305 is opened and the substrate 1 is transported into the load lock chamber 301 by the robot 304. Since the load lock chamber 301 is maintained under a high vacuum condition, the surface of the substrate 1 is not exposed to the atmosphere.
  • The [0198] substrate 1, for example, having a size of 8 inches can be subjected to plasma treatment under the conditions of a treating pressure of 5.0 Torr, RF electric power of 600 W, substrate temperature of 400° C. and ammonia flow rate of 200 sccm and treating time of 10 seconds. The distance between any two adjacent electrodes is set at 600 mils. It is needless to say that the plasma treatment conditions are not limited to the above-described ones. According to the study of the present inventors, a reduction in the plasma damage can be attained by a higher pressure and a reduction in the scatter of TDDB and an increase in TDDB can be attained by a higher substrate temperature. It has also been found that hillocks tend to appear on the surface of Cu at a higher substrate temperature, a lager RF electric power or a long treating time. In consideration of these findings and a difference in the conditions depending on the constitution of the apparatus, the plasma treatment conditions can be set within a range of from 0.5 to 6 Torr for treating pressure, 300 to 600 W for RF electric power, 350 to 450° C. for substrate temperature, 20 to 500 sccm for ammonia flow rate, 5 to 180 seconds for treating time and 300 to 600 mils for a distance between electrodes.
  • By the plasma treatment, as described above, on the surface of each of the Cu interconnections [0199] 46 a to 46 e and silicon oxide film 39, a thin nitride film of each of the underlying films can be formed over the surface of each of the Cu interconnections 46 a to 46 e and silicon oxide film 39, whereby adhesion between the cap film (silicon nitride film) which will be described later, and each of the Cu interconnections 46 a to 46 e and silicon oxide film 39 can be improved, leading to a marked improvement in the TDDB characteristics.
  • Such an improvement brought by the plasma treatment will be described later in detail based on the analysis of the test results by the present inventors. [0200]
  • The [0201] substrate 1 is then transported into the treating chamber 302 b by the robot 304. After the gate valve 305 of the treating chamber 302 b is closed and the treating chamber 302 b is evacuated to a sufficient vacuum degree, a mixed gas of silane (SiH4), ammonia and nitrogen is introduced into the treating chamber 302 b and the pressure of the chamber is adjusted and maintained at a predetermined pressure. An electric field is applied to the electrode 309 from the high-frequency electric source to generate a plasma, whereby the silicon nitride film 47 (cap film) is deposited over the surface of each of the Cu interconnections 46 a to 46 e and silicon oxide film 39 as illustrated in FIG. 17. After a lapse of a predetermined time, the high-frequency electric field is terminated, whereby the plasma is stopped. The treating chamber 302 b is evacuated, followed by opening of the gate valve 305 and transportation of the substrate 1 into the load lock chamber 301 by the robot 304. The substrate 1 is then discharged into the cassette interface 303 by using the robot 304.
  • The [0202] silicon nitride film 47 is formed to a film thickness of, for example, 50 nm. Then, a silicon oxide film for the formation of a plug to connect the third interconnection layer with the second interconnection layer (Cu interconnections 46 a to 46 e ) and in a similar manner to that described above, the Cu-embedded interconnection of at least the third layer is formed. FIG. 18 is a whole flow chart of the formation process of the above-described Cu interconnections 46 a to 46 e.
  • FIG. 19 illustrates one example of CMOS-LSI in which the formation of the interconnections of the first to the seventh layers has already been finished. The first interconnection layer (M[0203] 1) is made of a tungsten film, as described above. The second interconnection (M2) to the fifth interconnection (M5) layers are formed in a similar manner to that employed for the formation of the above-described Cu interconnection. In each of the second (M2) and third interconnection (M3) layers, the width, distance between the adjacent two interconnections and height are each formed to 0.5 μm. In each of the fourth interconnection (M4) and fifth interconnection (M5) layers, on the other hand, the width, distance between adjacent two interconnections and height (thickness) are each formed to 1 μm. The sixth interconnection (M6) is formed to have three layers, that is, tungsten film, aluminum film and tungsten film, while the seventh interconnection layer (M7) is constituted from an aluminum film. A bump or the like is formed on the seventh interconnection layer (M7), but it is not illustrated.
  • The embodiment of the present invention brings about a large improvement in the TDDB characteristics. FIG. 20 is a graph illustrating the TDDB of a TEG sample formed in the same layer with the second interconnection layer M[0204] 2 (Cu interconnections 46 a to 46 e) of this Embodiment, in which Line A indicates the data of this embodiment. At the same time, the TDDB (Line Ref) free from ammonia plasma treatment is shown for comparison. From the drawing, it has been found that the TDDB according to this embodiment is by about 6 figures better than that for comparison.
  • FIG. 21 illustrates the data (Line B) when the [0205] silicon oxide film 39 used in this embodiment is replaced by a silicon nitride film which is denser and firmer than the silicon oxide film. Replacement of the insulating film from silicon oxide to silicon nitride does not bring about any difference (Line Ref) unless it is subjected to ammonia plasma treatment. The TDDB characteristics can be improved more than those according to this embodiment by the use of the silicon nitride film as the insulating film, followed by ammonia plasma treatment. The improvement is however not so marked, indicating that the ammonia plasma treatment rather than the replacement has a dominant influence. It suggests that not an insulating film itself but its interface is a dominant factor which controls TDDB.
  • With a view to analyzing the improving mechanism of the TDDB brought by ammonia plasma treatment, the present inventors have carried out surface analysis of copper and silicon oxide film. The results of analysis will next be described. [0206]
  • FIGS. [0207] 22 to 24 are graphs each illustrating the results of XPS analysis (X-ray Photo-electron Spectroscopy) on the surface of the Cu interconnection, wherein (a) and (c) are results of spectral analysis of Cu2p and (b) and (d) are those of N1s.
  • FIGS. [0208] 22(a) and 22(b) each illustrates the analysis results of the as-deposited surface of the Cu film. Since the peak of Cu2p is observed but the peak of N1s is on the noise level, it has been found that no nitrogen exists in the as-deposited Cu film. FIGS. 22(c) and 22(d) are analysis results of the surface of the Cu interconnection rightly after the Cu film was subjected to CMP, from which both of the Cu2p peak and the N1s peak are observed. As described above, BTA is contained in a slurry so that nitrogen in the BTA remaining on the Cu surface is presumed to be observed. FIGS. 23(a) and 23(b) are analysis results of the surface of the Cu interconnection which has been subjected to post-washing after CMP. No change is observed in the peak of Cu2p, while the peak of N1s lowers, which is considered to owe to the removal of BTA by washing. FIGS. 23(c) and 23(d) are analysis results of the surface of the Cu interconnection after the Cu interconnection is allowed to stand for 24 hours in the atmosphere after post-washing. The peak of CuO can be observed with the peak of Cu2p. No change can be observed from the peak of N1s after the Cu interconnection is allowed to stand. It has been found that the Cu interconnection is oxidized by allowing it to stand, whereby CuO is formed.
  • FIGS. [0209] 24(a) and 24(b) illustrate the analysis results of the surface of the Cu interconnection which has been oxidized, followed by ammonia plasma treatment. The peak of CuO almost disappears, while the peak of N1s appears strongly, which is presumed to owe to the reduction of the Cu surface and removal of oxygen, and at the same time, nitriding of the Cu surface. For comparison, the surface of the oxidized Cu interconnection subjected to hydrogen thermal treatment at 350° C. was analyzed. The results are shown in FIGS. 24(c) and 24(d). When FIG. 24(c) is compared with FIG. 24(a) concerning the peak of Cu2p, hydrogen thermal treatment is more reducing, because FIG. 22(a) shows the Cu interconnection in a more as-deposited state. Judging from that N1s peak is hardly observed, the Cu surface is only reduced by the hydrogen thermal treatment.
  • From the above-described results, it has been found that the surface of each of the Cu interconnections [0210] 46 a to 46 e has been reduced and at the same time, a nitride film has been formed on the surface. This nitride layer is considered to serve to suppress formation of copper silicide by preventing the reaction between copper and silane contained in the raw material gas upon deposition of the silicon nitride film after ammonia plasma treatment. Prevention of silicide formation is presumed to suppress an increase in the interconnection resistance.
  • FIG. 25 is a graph illustrating the results of XPS analysis on the silicon oxide film, while FIGS. 26 and 27 each illustrates the results of the mass spectrometric analysis (TDS-APIMS) of the silicon oxide film. The analysis was conducted on each of the silicon oxide film after CMP and post-washing (Profile C), that subjected to hydrogen plasma treatment after CMP and post-washing (Profile D), that subjected to ammonia plasma treatment after CMP and post-washing (Profile E) and that subjected to nitrogen plasma treatment after CMP and post-washing (Profile F). A deviation toward the high energy direction of about 1 eV in Profile C is caused by the influence of charge up. [0211]
  • FIGS. [0212] 25(a) and 25(b) each illustrates the observation data of Si2p spectrum, wherein FIG. 25(a) illustrates the analysis data of about 10 nm depth and FIG. 25(b) illustrates the analysis data of about 2 nm. FIGS. 25(c), 25(d) and 25(e) illustrate the observation data of N1s, O1s and C1s spectra, respectively.
  • In FIG. 25([0213] b), a broad peak is observed on the lower energy side (at 102 eV) of hydrogen plasma treatment (Profile D), which is presumed to owe to the formation of an Si—H bond on the surface of the silicon oxide film by the hydrogen plasma treatment.
  • In FIG. 25([0214] a), peaks of the ammonia plasma treatment (Profile E) and nitrogen plasma treatment (Profile F) at 105 eV are broad on the lower energy side and are therefore asymmetrical. The peak at the asymmetrical part (103.5 eV) is presumed to result from an Si—O—N bond. The surface of the silicon oxide film is considered to be nitrided by the ammonia plasma treatment and nitrogen plasma treatment. The comparison between FIGS. 25(a) and 25(b) suggests that the nitriding is stronger on the surface portion. The nitriding due to ammonia plasma treatment and nitrogen plasma treatment can also be confirmed from FIG. 25(c).
  • It is apparent from FIG. 25([0215] e) that carbon can hardly be detected in the hydrogen plasma treatment (Profile D), suggesting that organic matters on the surface have been removed by hydrogen plasma treatment. The peak at 289 eV after CMP (Profile C) is presumed to result from a C—O bond. A slurry is considered to remain after CMP.
  • FIG. 25([0216] f) shows the amount of N estimated from the ratio of the Si peak to N peak. Substantially equal nitriding is considered to be conducted in ammonia plasma treatment and nitrogen plasma treatment.
  • FIGS. [0217] 26(a), 26(b), 26(c) and 26(d) are graphs illustrating the measurement results of the mass number 41 (Ar—H), mass number 27 (C2H3), mass number 57 (C4H9) and mass number 59 (C3H7O), respectively. FIGS. 27(a), 27(b), 27(c) and 27(d) are graphs illustrating the measurement results of the mass number 28 (Si, C2H4), mass number 44 (SiO, C3H6), mass number 29 (SiH, C2H5) and mass number 31 (SiH3), respectively.
  • It has been revealed from FIG. 26([0218] a) that there is almost no difference in the hydrogen release amount by the plasma treatment, but the release temperature of the hydrogen plasma treatment (Profile D) is 520° C. which is lower than another case (560° C.).
  • FIGS. [0219] 26(a), 26(b) and 26(c) suggest the release of organic matters in each process, while FIGS. 27(a) to 27(d) suggest the existence of a peak which does not result from the release of organic matters. The peaks of FIGS. 27(a) to 27(d) existing within a range of from 300 to 400° C. are presumed to result from Si, SiO, SiH, SiH3, respectively. According to the comparison among these drawings, release of SiO is observed in each of the hydrogen, ammonia and nitrogen plasma treatments, but release of each of SiH and SiH3 is hardly observed in the ammonia plasma treatment. In other words, an Si—O—N bond is formed by the ammonia plasma treatment and release occurs easily at a relatively low energy. The energy necessary for release is the highest in the nitrogen plasma treatment, while it is almost the same in the hydrogen plasma treatment and ammonia plasma treatment.
  • The above-described results indicate that an Si—OH or Si—O— bond which will be a cause for the dangling bond on the surface of the silicon oxide film is terminated as a weak Si—O—N bond by the ammonia plasma treatment. Upon formation of a silicon nitride film after the ammonia plasma treatment, the Si—O—N on the very surface is released and the Si—O bond of the bulk and Si—N of the silicon nitride film form a strong bond, whereby a continuous interface is formed. This is presumed to be a mechanism for improving the adhesion at the interface. Without the ammonia plasma treatment, on the other hand, the surface of the silicon oxide film rich in an Si—OH bond and ammonia which is a raw material gas of the silicon nitride film would undergo condensation, leading to the formation of a number of Si—O— bonds, thereby causing a dangling bond. If a number of dangling bonds exist on the interface between the silicon oxide film and silicon nitride film, a leak path is inevitably formed there, which will be a cause for leak current between interconnections and, in turn, dielectric break. [0220]
  • Based on the above-mentioned analysis results, it is presumed that by the ammonia plasma treatment, the surface of the oxidized Cu interconnection can be reduced into a Cu single element, it becomes electrically more stable than ionized Cu and moreover, the interface between the silicon oxide film and silicon nitride film becomes firm and continuous, which brings about a reduction in leak current and marked improvement in the TDDB characteristics. [0221]
  • FIG. 28 is a TEM photograph of the ammonia-plasma-treated interface between the interconnection layer and silicon nitride film (cap film) according to this embodiment, while FIG. 29 is a TEM photograph of the ammonia-plasma-treatment-free interface. Existence of a thin film on the interface (shown by an arrow) can be confirmed in FIG. 28. This thin film is presumed to be a nitride layer as described above. In FIG. 29, on the other hand, such a film cannot be confirmed. [0222]
  • In addition, resistance of the Cu interconnection can be reduced according to this embodiment. FIG. 30 illustrates the measuring results of the resistance of each of the Cu interconnections subjected to various treatments. The resistance without treatment (without plasma treatment) or after ammonia plasma treatment is significantly low compared with that after another treatment (hydrogen plasma treatment, hydrogen annealing or nitrogen plasma treatment). FIGS. 31 and 32 are each a TEM photograph of the interface between the Cu interconnection and cap film (silicon nitride film) subjected to one of these treatments. Nothing particular can be observed from the interface free of treatment or after ammonia plasma treatment (FIG. 31), while a copper silicide (CuSi) layer has been formed on the interface subjected to hydrogen annealing or nitrogen plasma treatment (FIG. 32). This silicide layer is presumed to cause an increase in the resistance. Such a silicide layer is formed by the reaction with a silane gas upon formation of the silicon nitride film. By the ammonia treatment, however, a markedly thin nitride film is formed on the Cu surface and it functions as a blocking layer against the silicide formation. It is presumed that in the case of hydrogen annealing or the like, however, only the reduction of the copper surface causes exposure of the active Cu surface, thereby accelerating reaction with silicon, resulting in a tendency to form a silicide layer. In the case of hydrogen plasma treatment (FIGS. [0223] 32(c), 32(f)), something is formed on the interface. It is not always the case so that the degree of silicide formation is presumed to be small in the case of hydrogen plasma treatment. In FIGS. 31 and 32, in addition to the TEM photographs (FIGS. 31(a) and 31(b), FIGS. 32(a) to 32(c)), corresponding traced drawings (FIGS. 31(c) and 31(d), FIGS. 32(d) to 32(f)) are shown below the TEM photographs for reference.
  • Based on the above-described analysis results, the following model can be indicated as a deteriorating mechanism of the TDDB characteristics. Without ammonia treatment of the present embodiment, copper oxide (CuO) is formed on the surface of the Cu interconnection and upon formation of a cap film (silicon nitride film [0224] 47), copper silicide is formed. Such copper oxide or copper silicide is ionized easier than pure copper. Ionized copper is drifted by an electric field between interconnections and diffused into the insulating film between interconnections. The interface between the insulating film (silicon oxide film 39) having copper interconnections embedded therein and cap film (silicon nitride film 47) is discontinuous due to many dangling bonds formed thereon and is therefore poor in adhesion when it is free from ammonia treatment of this embodiment. Such dangling bonds serve to accelerate diffusion of copper ions so that copper ions are drifted and diffused along the interface. In other words, a leak path is formed on the interface between the interconnections. Owing to the leak action for long hours and, in addition, thermal stress by electric current, an increase of leak current passing through the leak path is accelerated, leading to breakdown (TDDB).
  • In this embodiment, on the other hand, owing to the ammonia treatment on the surface of each of the Cu interconnections [0225] 46 a to 46 e , an oxide layer on the surface thereof is reduced and disappears, and instead, a thin nitride layer is formed. Copper silicide is therefore not formed upon formation of the silicon nitride film 47, which makes it possible to prevent the formation of a substance becoming a main supply source of copper ions, which will be a cause for leakage and dielectric breakdown.
  • In this embodiment, the surface of the [0226] silicon oxide film 39 is subjected to ammonia treatment, which makes it possible to continuously connect the silicon oxide film with the silicon nitride film 47, reduce the density of dangling bonds and suppress the formation of a leak path. In other words, the present embodiment makes it possible to form, between the silicon oxide film 39 and silicon nitride film 47, an interface capable of suppressing the generation of copper ions which will be a cause for lowering of TDDB and suppressing the diffusion of copper, leading to an improvement in TDDB.
  • The above-described analysis suggests that TDDB can also be improved by hydrogen plasma treatment. Described specifically, by the hydrogen plasma treatment, the Cu surface is reduced and a dangling bond such as Si—O— or Si—OH which will be a cause therefor is terminated as Si—H. Upon formation of the silicon nitride film, the Si—H having a weak bond surface is released and substituted by Si—N. As a result, a continuous interface is formed between the silicon oxide film and silicon nitride film. The interconnection resistance, however, increases as described above. FIG. 33 is a graph illustrating the data of the TDDB after hydrogen plasma treatment. For reference, Line Ref (without treatment) and Line A (ammonia plasma treatment) are shown. The graph clearly shows that the hydrogen plasma treatment (Line C) brings about a marked improvement in TDDB. Relaxation of the plasma damage is expected in the hydrogen plasma treatment so that the use of a material, as a cap film, which is replaceable for the silicon nitride film and at the same time, does not form a reaction product with Cu is particularly effective. The nitrogen plasma treatment (Line D), on the contrary, lowers TDDB, which is presumed to occur owing to an increase in the deposit of an organic matter by the nitrogen plasma treatment as is apparent from FIG. 26 or FIG. 27. [0227]
  • Moreover, this embodiment is effective for heightening the peel strength of the interface, thereby increasing the margin because of improved adhesion between each of the Cu interconnections [0228] 46 a to 46 e and silicon oxide film 39, and the cap film 47.
  • Treatment is not limited to that with a single gas such as ammonia or hydrogen but with a mixed gas plasma with an inactive gas such as nitrogen, argon or helium. More specifically, a mixed gas of ammonia with hydrogen, nitrogen, argon or helium or that of hydrogen with ammonia, nitrogen, argon or helium can be employed. In addition, a mixed gas including three or more gases selected from the above-described ones may be used. The amount of hydrogen, ammonia or hydrogen+ammonia must be at least 5% of the total flow rate (mass flow rate). [0229]
  • (Embodiment 2) [0230]
  • A manufacturing method of the CMOS-LSI according to [0231] Embodiment 2 of the present invention will next be described in the order of steps based on FIGS. 34 to 43.
  • The process of this embodiment is similar to that of [0232] Embodiment 1 in steps illustrated in FIG. 1 to FIG. 8. The steps after CMP will next be described.
  • FIG. 34 is a schematic view illustrating one example of the whole constitution of the CMP apparatus employed for the formation of a Cu-embedded interconnection. [0233]
  • As illustrated in the drawing, the [0234] CMP apparatus 400 has a polishing treatment part 401 and a post-washing treatment part 402 disposed downstream thereof. The polishing treatment part 401 is equipped with two fixed disks (first disk 403A, second disk 403B) for polishing a wafer (substrate) 1; a clean station 404 for subjecting the polished substrate 1 to preliminary washing and its surface to corrosion treatment, and a rotary arm 405 for transferring the substrate 1 among the loader, the first disk 403A, second disk 403B, clean station 404 and unloader 407.
  • Downstream of the polishing [0235] treatment part 401, a post-washing part 402 is disposed for scrub washing of the surface of the substrate 1 which has finished preliminary washing. The post-washing part 402 is equipped with a loader 408, first washing part 409A, second washing part 409B, spin drier 410 and unloader 411. The post-washing part 402 is surrounded by a shading wall 430 to prevent the surface of the substrate 1 from being exposed to light during washing and its inside is dark with an illuminance of 180 lux, preferably 100 lux or less. This shading wall is disposed because, if the substrate 1 having a polishing liquid attached to the surface thereof is exposed to light under wet condition, a short-circuit current passes through the pn junction by the photoelectromotive force of silicon, and Cu ions are dissociated from the surface of the Cu interconnection connected to the p side (+side) of the pn junction, which causes corrosion of the interconnection.
  • As illustrated in FIG. 35, the [0236] first disk 403A is turned and driven within a horizontal plane by a driving mechanism 412 disposed below the disk. The first disk 403A has, on the upper surface thereof, a polishing pad 413 which has been formed by uniformly adhering a synthetic resin such as polyurethane having a number of pores. A wafer carrier 415 turned and driven vertically within a horizontal plane by a driving mechanism 414 is disposed above the first disk 403A. The substrate 1 is supported by a wafer chuck 416 and retainer ring 417, each disposed at the lower end of the wafer carrier 415, with its main surface (a surface to be polished) down; and is pressed against the polishing pad 413 under a predetermined load. Between the surface of the polishing pad 413 and the surface of the substrate 1 to be polished, a slurry (polishing liquid) S is fed through a slurry feeding pipe 418, whereby the surface of the substrate 1 to be polished is chemically and mechanically polished. Above the first disk 403A, a dresser 420 turned and driven vertically within a horizontal plane by a driving mechanism 419 is disposed. The dresser 420 has, at the lower end thereof, a base having thereon electrodeposited diamond particles, by which the surface of the polishing pad 413 is periodically shaven in order to prevent clogging with the abrasive grains. The constitution of the second disk 403B is almost similar to that of the first disk 403A except that it has two slurry feeding pipes 418 a, 418 b.
  • For the formation of the Cu interconnection by the above-described [0237] CMP apparatus 400, the substrate 1 accommodated in the loader 406 is transported to the polishing treatment part 401 by the rotary arm 405, followed by chemical mechanical polishing (abrasive-grain-free chemical mechanical polishing) (CMP of the first step) using an abrasive-grain-free slurry, as illustrated in FIG. 36, on the first disk 403A to remove the Cu film 46 outside the interconnection grooves 40 to 44 (FIG. 37).
  • The term “abrasive-grain-free chemical mechanical polishing” as used herein means chemical mechanical polishing using a polishing liquid (slurry) containing abrasive grains made of powders such as alumina and silica in an amount less than 0.5%. As the content of the abrasive grains in the polishing liquid, an amount less than 0.1 wt. % is preferred, with that less than 0.01 wt. % being more preferred. [0238]
  • The polishing liquid having a pH adjusted to a range belonging to the corrosive range of Cu and moreover, having a composition adjusted so that the polishing selection ratio of the [0239] Cu film 46 to the TiN film 45 (barrier layer) will become not less than 5 is employed. As such a polishing liquid, a slurry containing both an oxidizing agent and an organic acid can be exemplified. Examples of the oxidizing agent include hydrogen peroxide, ammonium hydroxide, ammonium nitrate and ammonium chloride, while those of the organic acid include citric acid, malonic acid, fumaric acid, malic acid, adipic acid, benzoic acid, phthalic acid, tartaric acid, lactic acid and succinic acid. Among the above-exemplified oxidizing agents, hydrogen peroxide is preferred because it is free of a metal component and is not a strong acid. Among the above-exemplified organic acids, citric acid is preferred, because it is ordinarily employed as a food additive and has therefore low toxicity, its waste liquid is not so harmful and has a high solubility in water. Employed in this embodiment is a polishing liquid obtained, for example, by adding 5 vol. % of hydrogen peroxide and 0.03 wt. % of citric acid to pure water and adjusting the content of the abrasive grains to less than 0.01 wt. %.
  • By the chemical mechanical polishing with the above-described polishing liquid, the Cu surface is oxidized by an oxidizing agent, whereby a thin oxide layer is formed on the surface. When a substance for making the oxide water-soluble is fed, the oxide layer elutes as a water solution and the oxide layer becomes thin. Exposed to the oxidizing substance again, the thin portion of the oxide layer becomes thick. By the repetition of this reaction, chemical mechanical polishing proceeds. Chemical mechanical polishing using such an abrasive-grain-free polishing liquid is described in detail in Japanese Patent Application Hei 9-299937 and Japanese Patent Application Hei 10-317233 filed by the inventors of this application. [0240]
  • Polishing is carried out, for example, under the following conditions: a load of 250 g/cm[0241] 2, rotational frequency of wafer carrier of 30 rpm, rotational frequency of disk of 25 rpm and slurry flow rate of 150 cc/min. As a polishing pad, hard pad (IC1400) produced by Rodel/U.S.A. is employed. The polishing is terminated when the underlying TiN film 45 appears by the removal of the Cu film 46 and detection of the end point is conducted by detecting the torque signal strength of the disk or wafer carrier when the object to be polished changes from the Cu film 46 to the Tin film 45. It is also possible to detect the end point by forming a pore in the polishing pad and observing a change of light reflection spectrum from the surface of the wafer or by observing an optical spectrum change of the slurry.
  • As illustrated in FIG. 37, the [0242] Cu film 46 outside the interconnection grooves 40 to 44 are almost removed and the underlying TiN film 45 appears by the above-described abrasive-grain-free chemical mechanical polishing. As illustrated in enlarged views of FIGS. 38(a) and 38(b), however, the Cu film 46 not removed completely remains in the recess (shown by an arrow) of the TiN film 45 which has inevitably been formed along the underlying step difference.
  • The [0243] TiN film 45 outside the interconnection grooves 40 to 44 and the Cu film 46 which has partially remained thereover are removed by transferring the substrate 1 from the first disk 403A to the second disk 403B and subjecting it to chemical mechanical polishing (abrasive-grain-using chemical mechanical polishing) (CMP of the second step) using an abrasive-grain-containing polishing liquid (slurry). The term “abrasive-grain-using chemical mechanical polishing” as used herein means chemical mechanical polishing with a polishing liquid containing abrasive grains made of powders such as alumina and silica in an amount not less than 0.5 wt. %. In this embodiment, a polishing liquid obtained by mixing 5 vol. % of hydrogen peroxide, 0.03 wt. % of citric acid and 0.5 wt. % of abrasive grains with pure water is used, but it is not limited thereto. This polishing liquid is fed to the polishing pad 413 of the second disk 403B through the above-described slurry feeding pipe 418 a.
  • In abrasive-grain-using chemical mechanical polishing, the [0244] Cu film 46 which has partially remained over the TiN film 45 is removed, followed by the removal of the TiN film 45 outside the interconnection grooves 40 to 44. The polishing of the surface of the Cu film 46 inside of the interconnection grooves 40 to 44 is suppressed by polishing under the conditions to give a polishing selection ratio of the Cu film 46 to the TiN film (barrier layer) not greater than that for the above-described abrasive-grain-free chemical mechanical polishing, for example, not greater than 3.
  • The polishing is conducted using a polishing pad “IC1400” produced by Rodel Inc., for example, under the conditions of a load of 120 g/cm[0245] 2, wafer rotational number of 30 rpm, disk rotational number of 25 rpm and slurry flow rate of 150 cc/min. The amount corresponding to the film thickness of the TiN film 45 is polished and the end point of polishing is controlled by the time calculated from the thickness and the polishing rate of the TiN film 45.
  • As illustrated in FIG. 39, the [0246] TiN film 45 outside the interconnection grooves 40 to 44 are substantially removed and the underlying silicon oxide film 39 appears by the above-described abrasive-grain-using chemical mechanical polishing. As illustrated in the enlarged views of FIGS. 40(a) and (b), the TiN film 45 not completely removed by the above-described polishing remains in the recess (shown by an arrow) of the silicon oxide film 39 which has inevitably been formed along the underlying step difference.
  • Then, selective chemical mechanical polishing (CMP of the third step) is conducted for removing the TiN film [0247] 45 (barrier layer) which has partially remained on the silicon oxide film 39 outside the interconnection grooves 40 to 44 while suppressing the polishing of the Cu film 46 inside of the interconnection grooves 40 to 44 as much as possible. This selective chemical mechanical polishing is conducted under the condition to give a polishing selection ratio of the TiN film 45 to the Cu film 46 not less than 5 and at the same time, to give a polishing rate ratio of the silicon oxide film 39 to the Cu film 46 not less than 1.
  • The above-described selective chemical mechanical polishing is conducted using a mixture of a polishing liquid, as used in the above-described abrasive-grain-using chemical mechanical polishing, which contains at least 0.5 wt. % of abrasive grains; and an anticorrosive. The anticorrosive is a chemical for preventing or controlling the progress of polishing by forming an anticorrosive protective film on the surface of the [0248] Cu film 46. Examples include BTA derivatives such as benzotriazole (BTA) and BTA carboxylic acid, dodecyl mercaptan, triazole and tolyl triazole. A particularly stable protective film is formed by the use of BTA.
  • Sufficient effects are usually available by the addition of BTA, as an anticorrosive, in an amount of 0.001 to 1 wt. %, more preferably 0.01 to 1 wt. %, still more preferably 0.1 to 1 wt. % (three stages), though depending on the kind of the slurry. In this embodiment, a mixture of 0.1 wt. % of BTA, as an anticorrosive, with the polishing liquid employed in the abrasive-grain-using chemical mechanical polishing in the second step is used, but it is not limited thereto. Polyacrylic acid or polymethacrylic acid, ammonium salt thereof or ethylenediamine tetraacetic acid (EDTA) may be added as needed in order to prevent lowering in the polishing rate due to the addition of an anticorrosive. The chemical mechanical polishing using a slurry containing such an anticorrosive is described in detail in Japanese Patent Application No. Hei 10-209857, Japanese Patent Application No. Hei 9-299937 or Japanese Patent Application No. Hei 10-317233 filed by the inventors of the present application. [0249]
  • This selective chemical mechanical polishing (CMP of the third step) is conducted on the [0250] second disk 403B successively after completion of the above-described abrasive-grain-using chemical mechanical polishing (CMP of the second step). The polishing liquid added with an anticorrosive is fed to the surface of the polishing pad 413 through the above-described slurry feeding pipe 418 b. The polishing is conducted, for example, under the conditions of a load of 120 g/cm2, wafer carrier rotational frequency of 30 rpm, disk rotational frequency of 25 rpm and slurry flow rate of 190 cc/min.
  • As illustrated in FIG. 41 and FIGS. [0251] 42(a) and 42(b), the above-described selective chemical mechanical polishing completely removes the TiN film 45 outside the interconnection grooves 40 to 44, whereby the Cu-embedded interconnections 46 a to 46 e are formed inside of the interconnection grooves 40 to 44.
  • On the surface of the [0252] substrate 1 having Cu-embedded interconnections 46 a to 46 e formed thereon, the slurry residue containing particles such as abrasive grains or metal particles such as Cu oxide has been attached. In order to remove this slurry residue, the substrate 1 is washed with BTA-containing pure water in the clean station 404 as shown in FIG. 34. At this time, megasonic washing wherein high-frequency vibration of 800 kHz or greater is applied to the washing liquid to release the slurry residue from the surface of the substrate 1 may be used in combination. Then, the substrate 1, which is maintained under a wet condition to prevent surface drying, is transported from the polishing treatment part 401 to the post-washing part 402. In the first washing part 409A, the substrate 1 is subjected to scrub washing with a washing liquid containing 0.1 wt. % of NH4 0H, followed by scrub washing with pure water in the second washing part 409B. As described above, the post-washing part 402 is covered with a shading wall 430 to prevent corrosion of the Cu interconnections 46 a to 46 e due to exposure of the surface of the substrate 1 to light during washing.
  • After completion of the scrub washing (post-washing), the [0253] substrate 1 is dried by a spin drier 410 and then transported to the subsequent step.
  • The steps after the scrub washing are similar to those of [0254] Embodiment 1. FIG. 43 illustrates the whole flow chart of the above-described formation process of the Cu interconnections 46 a to 46 e.
  • According to this embodiment, the TDDB characteristics can be improved more than that of [0255] Embodiment 1. FIG. 44 is a graph illustrating TDDB and that of this embodiment is shown by Line E. For reference, TDDB (Line Ref) without treatment and that (Line A) subjected to abrasive-grain-using chemical mechanical polishing (Embodiment 1) are shown together. The TDDB is improved, as shown in Line F, only by the abrasive-grain-free chemical mechanical polishing without ammonia plasma treatment. Such an improvement in TDDB is presumed to occur because damage to the silicon oxide film can be reduced in the case of the abrasive-grain-free CMP. In the case of the abrasive-grain-using CMP, on the other hand, the slurry contains abrasive grains (such as alumina) having a particle size (secondary particle size) of 2 to 3 μm. These abrasive grains make micro scratches and cause a damage to the surface of the silicon oxide film 39. The abrasive-grain-free slurry does not contain abrasive grains or contains, if any, a very small amount of them so that the damage can be lessened to the minimum. The improvement in TDBB is presumed to be brought about because of the above-described reasons.
  • The TDDB characteristics will be improved further (Line G) by using acid treatment (HF treatment), which will be described later, in combination. The acid treatment is conducted by treating the [0256] substrate 1 with an acidic aqueous solution (ex. an aqueous HF solution) after CMP and post-washing but prior to ammonia plasma treatment. By the removal of the damaged layer on the surface by this acid treatment, the adhesion of the interface and, in turn, the TDDB are presumed to be improved.
  • (Embodiment 3) [0257]
  • FIG. 45 is a general flow chart of the formation process of the Cu interconnections [0258] 46 a to 46 e. As illustrated in this drawing, this process is similar to that of Embodiment 1 except that a washing step with HF or citric acid is added.
  • For HF washing, brush scrub washing can be employed. It can be conducted under the conditions of an HF concentration of 0.5% and washing time for 20 seconds. [0259]
  • Alternatively, citric acid washing can be employed instead of HF washing. For the citric acid washing, brush scrub washing can be employed and it can be conducted under the conditions of a citric acid concentration of 5% and washing time for 45 seconds. [0260]
  • By the HF or citric acid washing, the surface layer damaged by CMP or the like can be removed, which improves the TDDB characteristics. FIG. 46 is a graph illustrating TDDB, wherein Line H shows the data of citric acid washing, while Line I shows the data of HF washing, each according to this embodiment. For reference, the data without treatment (Line Ref) and that of Embodiment 1 (Line A) are shown on the same graph. As apparent from Line J, the TDDB characteristics show an improvement only by the HF washing without ammonia plasma treatment, which is presumed to result from an improvement in the properties of the interface by the removal of the damaged layer. [0261]
  • (Embodiment 4) [0262]
  • FIGS. [0263] 47 to 49 are a plan view and cross-sectional views illustrating a manufacturing method of a semiconductor integrated circuit device according to Embodiment 4 of the present invention. In FIGS. 47 to 49, only an interconnection part is shown.
  • As illustrated in FIG. 47, an insulating [0264] film 502 for the formation of an interconnection is formed over another insulating film 501 and a copper interconnection 503 is formed by embedding it in this insulating film 502. The process for forming the copper interconnection 503 is similar to that of Embodiments 1 to 3.
  • Then, a [0265] silicon nitride film 504 and a silicon oxide film 505 of a low dielectric constant are formed, followed by the formation of a silicon oxide film (TEOS oxide film) 506 by the plasma CVD by using TEOS as a raw material gas.
  • The [0266] silicon oxide film 505 of a low dielectric constant is made of a silicon oxide insulating film having a specific dielectric constant (∈) not greater than 3.0, for example, coating type insulating film such as an inorganic SOG film formed using hydrogen silsesquioxane as a raw material or an organic SOG film formed using tetraalkoxy silane and alkyl alkoxy silane as raw materials, or a fluorocarbon polymer film formed by the plasma CVD. Use of such a silicon oxide film having a low dielectric constant makes it possible to reduce the parasitic capacitance between interconnections, thereby avoiding the problem of delay between interconnections.
  • A connecting [0267] hole 507 is then opened as shown in FIG. 48(b) according to the pattern as shown in FIG. 48(a). Photolithography and etching are applied to the opening of the connecting hole 507. The silicon oxide film 505 of a low dielectric constant has a rough surface and contains many Si—OH bonds. Experience has revealed that the quality of the film formed over such a silicon oxide film or the condition of the interface therebetween are poor and that formation of a barrier film (titanium nitride) which will be described in the subsequent step over the silicon oxide film without any treatment leads to inferior TDDB characteristics. The exposed portion of the silicon oxide film 505 inside of the connecting hole 507 is therefore subjected to ammonia plasma treatment as described in Embodiment 1. Then, the Si—OH bonds on the surface are modified and converted into the Si—O—N bonds as described in Embodiment 1.
  • As illustrated in FIG. 49, a [0268] plug 508 made of titanium nitride and tungsten is formed in the connecting hole 507. Upon deposition of titanium nitride, an Si—O—N bond is released as in Embodiment 1, whereby the interface between titanium nitride and the silicon oxide film 50 of a low dielectric constant is improved and adhesion therebetween is heightened.
  • It is needless to say that such plasma treatment in the connecting hole can be applied to an interconnection groove. [0269]
  • Instead of ammonia plasma treatment, hydrogen plasma treatment or plasma treatment with a mixed gas with nitrogen, argon or helium can also be adopted. [0270]
  • In the ashing step for the removal of a photoresist film after opening of the connecting [0271] hole 507, the surface of the interconnection 503 at the bottom of the connecting hole 507 happens to be oxidized. In Japanese Patent Application Laid-Open No. Hei 11-16912, described is a technique for removing such an oxide layer.
  • The [0272] silicon oxide film 505 of a low dielectric constant can be defined as a silicon oxide film having a dielectric constant lower than that of a silicon oxide film (ex. TEOS oxide film) contained in the protective film formed as a passivation film.
  • The inventions made by the present inventors have so far been described specifically based on the embodiments of the invention. It should however be borne in mind that the present invention is not limited by these embodiments but can be modified within an extent not departing from the scope of the invention. [0273]
  • The above-described process for the formation of Cu-embedded [0274] interconnections 46 a to 46 e can also be applied to a process for forming a Cu-embedded interconnection by the dual damascene process. In this case, after formation of the W interconnections 24 to 30 of the first layer, a silicon oxide film 31 of about 1200 nm thick, a silicon nitride film 38 as thin as about 50 nm and a silicon oxide film 39 of about 350 nm thick are successively deposited by the plasma CVD over the W interconnections 24 to 30 of the first layer, as illustrated in FIG. 50.
  • As illustrated in FIG. 51, the [0275] silicon oxide film 39, silicon nitride film 38 and silicon oxide film 31 over the W interconnections 24, 26, 27, 29, 30 of the first layer were removed successively by dry etching with a photoresist film as a mask. As illustrated in FIGS. 52(a) and 52(b), the silicon oxide film 39 is removed by dry etching with another photoresist film as a mask and with the silicon nitride film 38 as an etching stopper, whereby interconnection grooves 50 to 54 serving also as through-holes are formed.
  • As illustrated in FIG. 53, after deposition of a [0276] TiN film 45 as thin as about 50 nm over the silicon oxide film 39 including the inside of each of the interconnection grooves 50 to 54, a Cu film 46 sufficiently thicker than the depth of each of the interconnection grooves 50 is formed over the TiN film 45. The interconnection grooves 50 to 54 which also serve as through-holes have a larger aspect ratio than the above-described interconnection grooves 40 to 44, so that the TiN film 45 is deposited by the CVD. The Cu film 46 is deposited by repeating sputtering at least twice. Instead of sputtering, CVD, electroplating or electroless plating method can be adopted. The formation of the Cu film 46 by the plating method requires a step for forming a Cu seed layer below the interconnection grooves 50 to 54 by sputtering or the like.
  • As illustrated in FIG. 54, the [0277] Cu film 46 and TiN film 45 outside the interconnection grooves 50 to 54 are removed by the above-described abrasive-grain-free chemical mechanical polishing, abrasive-grain-using chemical mechanical polishing and selective chemical mechanical polishing, whereby the Cu-embedded interconnections 46 a to 46 e are formed inside of the interconnection grooves 50 to 54. The steps subsequent thereto are similar to those employed for the formation of the Cu-embedded interconnections 46 a to 46 e by the single damascene method.
  • It is needless to say that [0278] Embodiments 1 to 4 can be applied either singly or in combination. For example, after abrasive-grain-free chemical mechanical polishing according to Embodiment 2, acid treatment is conducted according to Embodiment 3, followed by plasma treatment with ammonia, hydrogen or another gas according to Embodiment 1.
  • In the above-described embodiments, the [0279] silicon nitride film 47 is formed continuously after ammonia plasma treatment without vacuum break. Alternatively, the silicon nitride film 47 may be formed after ammonia plasma treatment and vacuum break. The present invention is more effective when the silicon nitride film is formed without vacuum break. A thin nitride layer is however formed by ammonia plasma treatment so that vacuum break and exposure to the atmosphere do not disturb the control of the formation of an oxide layer. It is therefore possible to bring about effects of this embodiment to some extent even if vacuum break is conducted.
  • Effects of the representative inventions, among the inventions disclosed by the present invention, will next be described briefly. [0280]
  • Dielectric breakdown resistance (reliability) of a copper interconnection formed by the damascene method can be improved. [0281]
  • Peeling of the interconnection layer from the cap film can be controlled. [0282]
  • An increase in the resistance of a copper interconnection when a silicon nitride film is employed as the cap film can be prevented. [0283]

Claims (3)

What is claimed is:
1. A manufacturing method of a semiconductor integrated circuit device, comprising the steps of:
(a) forming a first interconnection groove in a first interlayer insulating film over a first main surface of a wafer;
(b) forming a first barrier metal film over the first interlayer insulating film both outside inside the first interconnection groove;
(c) forming a first interconnection metal film having copper as a main component over the first barrier metal film both outside inside the first interconnection groove so as to fill the first interconnection groove;
(d) removing both the first interconnection metal film and the first barrier metal film outside the first interconnection groove by chemical mechanical polishing; and thereafter
(e) performing ammonia plasma treatment to the first main surface so as to reduce and nitride upper surfaces of both the first interlayer insulating film and a remaining portion the first interconnection metal film, thereby reducing potential leakage current; and
(f) forming a copper diffusion barrier insulating film over the first main surface.
2. The method according to claim 1, wherein step (f) is performed by plasma CVD.
3. The method according to claim 2, wherein steps (e) and (f) are performed without exposing the wafer to the atmosphere.
US10/140,110 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device Abandoned US20020127842A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/140,110 US20020127842A1 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP22687699A JP4554011B2 (en) 1999-08-10 1999-08-10 Manufacturing method of semiconductor integrated circuit device
JP11-226876 1999-08-10
US62153600A 2000-07-21 2000-07-21
US10/140,110 US20020127842A1 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US62153600A Division 1999-08-10 2000-07-21

Publications (1)

Publication Number Publication Date
US20020127842A1 true US20020127842A1 (en) 2002-09-12

Family

ID=16851969

Family Applications (11)

Application Number Title Priority Date Filing Date
US10/128,265 Expired - Lifetime US6849535B2 (en) 1999-08-10 2002-04-24 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/128,264 Abandoned US20020119651A1 (en) 1999-08-10 2002-04-24 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/140,112 Expired - Lifetime US6815330B2 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/140,111 Abandoned US20020142576A1 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/140,110 Abandoned US20020127842A1 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,475 Expired - Lifetime US6864169B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,469 Expired - Lifetime US6797606B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,432 Expired - Lifetime US6797609B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,421 Expired - Lifetime US6756679B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,430 Expired - Lifetime US6716749B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US12/018,790 Abandoned US20080138979A1 (en) 1999-08-10 2008-01-23 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US10/128,265 Expired - Lifetime US6849535B2 (en) 1999-08-10 2002-04-24 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/128,264 Abandoned US20020119651A1 (en) 1999-08-10 2002-04-24 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/140,112 Expired - Lifetime US6815330B2 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/140,111 Abandoned US20020142576A1 (en) 1999-08-10 2002-05-08 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device

Family Applications After (6)

Application Number Title Priority Date Filing Date
US10/233,475 Expired - Lifetime US6864169B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,469 Expired - Lifetime US6797606B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,432 Expired - Lifetime US6797609B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,421 Expired - Lifetime US6756679B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US10/233,430 Expired - Lifetime US6716749B2 (en) 1999-08-10 2002-09-04 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
US12/018,790 Abandoned US20080138979A1 (en) 1999-08-10 2008-01-23 Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device

Country Status (4)

Country Link
US (11) US6849535B2 (en)
JP (1) JP4554011B2 (en)
KR (1) KR100746543B1 (en)
TW (1) TW521373B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070080455A1 (en) * 2005-10-11 2007-04-12 International Business Machines Corporation Semiconductors and methods of making
US7863183B2 (en) 2006-01-18 2011-01-04 International Business Machines Corporation Method for fabricating last level copper-to-C4 connection with interfacial cap structure

Families Citing this family (101)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3645129B2 (en) * 1999-06-25 2005-05-11 Necエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP4554011B2 (en) * 1999-08-10 2010-09-29 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor integrated circuit device
JP3805588B2 (en) * 1999-12-27 2006-08-02 株式会社日立製作所 Manufacturing method of semiconductor device
JP2001223269A (en) * 2000-02-10 2001-08-17 Nec Corp Semiconductor device and manufacturing method therefor
JP4041675B2 (en) * 2000-04-20 2008-01-30 株式会社ルネサステクノロジ Semiconductor integrated circuit device
JP2002110679A (en) * 2000-09-29 2002-04-12 Hitachi Ltd Method for manufacturing semiconductor integrated circuit device
US7271489B2 (en) * 2003-10-15 2007-09-18 Megica Corporation Post passivation interconnection schemes on top of the IC chips
TW462085B (en) * 2000-10-26 2001-11-01 United Microelectronics Corp Planarization of organic silicon low dielectric constant material by chemical mechanical polishing
KR100853000B1 (en) * 2001-03-16 2008-08-19 신에쯔 한도타이 가부시키가이샤 Water and Method for Storing Silicon Wafer
US6787462B2 (en) 2001-03-28 2004-09-07 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device having buried metal wiring
KR100750922B1 (en) * 2001-04-13 2007-08-22 삼성전자주식회사 A wiring and a method for manufacturing the wiring, and a thin film transistor array panel including the wiring and method for manufacturing the same
JP4803625B2 (en) * 2001-09-04 2011-10-26 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US6949411B1 (en) * 2001-12-27 2005-09-27 Lam Research Corporation Method for post-etch and strip residue removal on coral films
US20030134499A1 (en) 2002-01-15 2003-07-17 International Business Machines Corporation Bilayer HDP CVD / PE CVD cap in advanced BEOL interconnect structures and method thereof
US6518184B1 (en) * 2002-01-18 2003-02-11 Intel Corporation Enhancement of an interconnect
JP3734447B2 (en) * 2002-01-18 2006-01-11 富士通株式会社 Semiconductor device manufacturing method and semiconductor device manufacturing apparatus
US6764952B1 (en) * 2002-03-13 2004-07-20 Novellus Systems, Inc. Systems and methods to retard copper diffusion and improve film adhesion for a dielectric barrier on copper
WO2003079429A1 (en) * 2002-03-15 2003-09-25 Renesas Technology Corp. Production method for semiconductor integrated circuit device
JP3989763B2 (en) * 2002-04-15 2007-10-10 株式会社半導体エネルギー研究所 Semiconductor display device
JP2003318151A (en) 2002-04-19 2003-11-07 Nec Electronics Corp Method of manufacturing semiconductor device
TWI288443B (en) 2002-05-17 2007-10-11 Semiconductor Energy Lab SiN film, semiconductor device, and the manufacturing method thereof
US6909196B2 (en) * 2002-06-21 2005-06-21 Micron Technology, Inc. Method and structures for reduced parasitic capacitance in integrated circuit metallizations
JP4087172B2 (en) * 2002-07-11 2008-05-21 セイコーインスツル株式会社 Manufacturing method of semiconductor device
US7582260B2 (en) * 2002-07-18 2009-09-01 Montana State University Zwitterionic dyes for labeling in proteomic and other biological analyses
JP3974470B2 (en) * 2002-07-22 2007-09-12 株式会社東芝 Semiconductor device
CN100352036C (en) 2002-10-17 2007-11-28 株式会社瑞萨科技 Semiconductor device and method for manufacturing the same
JP2004172576A (en) * 2002-10-30 2004-06-17 Sony Corp Etching liquid, method of etching, and method of manufacturing semiconductor device
US6790777B2 (en) 2002-11-06 2004-09-14 Texas Instruments Incorporated Method for reducing contamination, copper reduction, and depositing a dielectric layer on a semiconductor device
DE10257682A1 (en) * 2002-12-10 2004-07-08 Infineon Technologies Ag Semiconductor circuitry
JP2004304021A (en) * 2003-03-31 2004-10-28 Ebara Corp Manufacturing method and manufacturing device of semiconductor device
JP2004273523A (en) * 2003-03-05 2004-09-30 Renesas Technology Corp Wiring connection structure
JP2004288696A (en) * 2003-03-19 2004-10-14 Fujitsu Ltd Method of manufacturing semiconductor device
JP4454242B2 (en) 2003-03-25 2010-04-21 株式会社ルネサステクノロジ Semiconductor device and manufacturing method thereof
JP2004356178A (en) * 2003-05-27 2004-12-16 Oki Electric Ind Co Ltd Method for etching and method of manufacturing semiconductor device
US20040266185A1 (en) * 2003-06-30 2004-12-30 Texas Instruments Incorporated Method for reducing integrated circuit defects
US20050048768A1 (en) * 2003-08-26 2005-03-03 Hiroaki Inoue Apparatus and method for forming interconnects
WO2005055305A1 (en) * 2003-12-04 2005-06-16 Tokyo Electron Limited Method of cleaning semiconductor substrate conductive layer surface
JP2005183814A (en) 2003-12-22 2005-07-07 Fujitsu Ltd Method for manufacturing semiconductor device
JP4065855B2 (en) * 2004-01-21 2008-03-26 株式会社日立製作所 Biological and chemical sample inspection equipment
SG157226A1 (en) * 2004-02-24 2009-12-29 Taiwan Semiconductor Mfg A method for improving time dependent dielectric breakdown lifetimes
US7700477B2 (en) * 2004-02-24 2010-04-20 Panasonic Corporation Method for fabricating semiconductor device
KR100519801B1 (en) * 2004-04-26 2005-10-10 삼성전자주식회사 Semiconductor devices having a nod contact plug surrounded by a stress buffer spacer and methods of fabricating the same
US7829152B2 (en) * 2006-10-05 2010-11-09 Lam Research Corporation Electroless plating method and apparatus
JP4854938B2 (en) * 2004-07-06 2012-01-18 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
US7138717B2 (en) 2004-12-01 2006-11-21 International Business Machines Corporation HDP-based ILD capping layer
JP2006179599A (en) * 2004-12-21 2006-07-06 Toshiba Corp Semiconductor device and its manufacturing method
US7442114B2 (en) * 2004-12-23 2008-10-28 Lam Research Corporation Methods for silicon electrode assembly etch rate and etch uniformity recovery
KR100640525B1 (en) * 2004-12-29 2006-10-31 동부일렉트로닉스 주식회사 Method for defining the metal line of semiconductor device
KR100628225B1 (en) * 2004-12-29 2006-09-26 동부일렉트로닉스 주식회사 method for manufacturing of semiconductor device
JP4516447B2 (en) 2005-02-24 2010-08-04 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US7368383B2 (en) * 2005-05-24 2008-05-06 Taiwan Semiconductor Manufacturing Co., Ltd. Hillock reduction in copper films
US7414275B2 (en) * 2005-06-24 2008-08-19 International Business Machines Corporation Multi-level interconnections for an integrated circuit chip
DE102005035740A1 (en) * 2005-07-29 2007-02-08 Advanced Micro Devices, Inc., Sunnyvale A method of making an insulating barrier layer for a copper metallization layer
JP4548280B2 (en) * 2005-08-31 2010-09-22 ソニー株式会社 Manufacturing method of semiconductor device
US8039049B2 (en) * 2005-09-30 2011-10-18 Tokyo Electron Limited Treatment of low dielectric constant films using a batch processing system
DE102005057057B4 (en) * 2005-11-30 2017-01-05 Advanced Micro Devices, Inc. A method of making an insulating overcoat for a copper metallization layer using a silane reaction
JP4637733B2 (en) * 2005-11-30 2011-02-23 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
US7338826B2 (en) * 2005-12-09 2008-03-04 The United States Of America As Represented By The Secretary Of The Navy Silicon nitride passivation with ammonia plasma pretreatment for improving reliability of AlGaN/GaN HEMTs
JP4535505B2 (en) * 2006-02-10 2010-09-01 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US20070218214A1 (en) * 2006-03-14 2007-09-20 Kuo-Chih Lai Method of improving adhesion property of dielectric layer and interconnect process
TW201415551A (en) * 2006-03-31 2014-04-16 Applied Materials Inc Method to improve the step coverage and pattern loading for dielectric films
US8193087B2 (en) 2006-05-18 2012-06-05 Taiwan Semiconductor Manufacturing Co., Ltd. Process for improving copper line cap formation
JP2007005840A (en) * 2006-10-16 2007-01-11 Renesas Technology Corp Method of manufacturing semiconductor integrated circuit device
US7720562B2 (en) * 2006-11-08 2010-05-18 Ebara Corporation Polishing method and polishing apparatus
US7750470B2 (en) * 2007-02-08 2010-07-06 Taiwan Semiconductor Manufacturing Co., Ltd. Methods for planarization of dielectric layer around metal patterns for optical efficiency enhancement
JP2008218921A (en) * 2007-03-07 2008-09-18 Nec Electronics Corp Pattern for measuring amount of positional misalignment and measuring method, and semiconductor device
JP4411331B2 (en) * 2007-03-19 2010-02-10 信越化学工業株式会社 Silicon substrate for magnetic recording medium and manufacturing method thereof
JP2009204393A (en) 2008-02-27 2009-09-10 Renesas Technology Corp Probe card, method for manufacturing probe card, semiconductor inspection apparatus and method for manufacturing semiconductor device
US8334204B2 (en) 2008-07-24 2012-12-18 Tokyo Electron Limited Semiconductor device and manufacturing method therefor
US8105937B2 (en) * 2008-08-13 2012-01-31 International Business Machines Corporation Conformal adhesion promoter liner for metal interconnects
JP2010098195A (en) * 2008-10-17 2010-04-30 Hitachi Cable Ltd Wiring structure and method for fabricating the same
US8552563B2 (en) 2009-04-07 2013-10-08 Taiwan Semiconductor Manufacturing Company, Ltd. Three-dimensional semiconductor architecture
JP5548396B2 (en) * 2009-06-12 2014-07-16 三菱マテリアル株式会社 Wiring layer structure for thin film transistor and manufacturing method thereof
KR101559958B1 (en) * 2009-12-18 2015-10-13 삼성전자주식회사 3 3 Method for manufacturing three dimensional semiconductor device and three dimensional semiconductor device manufactured by the method
DE102011083041B4 (en) * 2010-10-20 2018-06-07 Siltronic Ag Support ring for supporting a semiconductor wafer of single crystal silicon during a heat treatment and method for heat treatment of such a semiconductor wafer using such a support ring
KR102014876B1 (en) * 2011-07-08 2019-08-27 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and method for manufacturing the same
US8525339B2 (en) 2011-07-27 2013-09-03 International Business Machines Corporation Hybrid copper interconnect structure and method of fabricating same
JP5387627B2 (en) * 2011-07-28 2014-01-15 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP2014534615A (en) * 2011-09-26 2014-12-18 インテグリス・インコーポレーテッド Post-CMP cleaning apparatus and method
JP2013105753A (en) * 2011-11-10 2013-05-30 Toshiba Corp Semiconductor device manufacturing method
US9147584B2 (en) * 2011-11-16 2015-09-29 Taiwan Semiconductor Manufacturing Company, Ltd. Rotating curing
JP5870833B2 (en) * 2012-04-24 2016-03-01 富士通セミコンダクター株式会社 Manufacturing method of semiconductor device
US8841208B2 (en) 2012-07-18 2014-09-23 International Business Machines Corporation Method of forming vertical electronic fuse interconnect structures including a conductive cap
JP2014027012A (en) * 2012-07-24 2014-02-06 Toshiba Corp Manufacturing method of semiconductor device and manufacturing apparatus of the semiconductor device
GB201503750D0 (en) * 2012-08-14 2015-04-22 Powerdisc Dev Corp Ltd Fuel cells components, stacks and modular fuel cell systems
US9312203B2 (en) 2013-01-02 2016-04-12 Globalfoundries Inc. Dual damascene structure with liner
US8753975B1 (en) 2013-02-01 2014-06-17 Globalfoundries Inc. Methods of forming conductive copper-based structures using a copper-based nitride seed layer without a barrier layer and the resulting device
US8859419B2 (en) 2013-02-01 2014-10-14 Globalfoundries Inc. Methods of forming copper-based nitride liner/passivation layers for conductive copper structures and the resulting device
JP2016149486A (en) * 2015-02-13 2016-08-18 東京エレクトロン株式会社 Insulating film formation method and manufacturing method of semiconductor device
US10510688B2 (en) * 2015-10-26 2019-12-17 Taiwan Semiconductor Manufacturing Co., Ltd. Via rail solution for high power electromigration
CN107026113B (en) 2016-02-02 2020-03-31 中芯国际集成电路制造(上海)有限公司 Method and system for manufacturing semiconductor device
US9824893B1 (en) 2016-06-28 2017-11-21 Lam Research Corporation Tin oxide thin film spacers in semiconductor device manufacturing
US12051589B2 (en) 2016-06-28 2024-07-30 Lam Research Corporation Tin oxide thin film spacers in semiconductor device manufacturing
JP7190814B2 (en) 2017-02-13 2022-12-16 ラム リサーチ コーポレーション Air gap formation method
US10546748B2 (en) 2017-02-17 2020-01-28 Lam Research Corporation Tin oxide films in semiconductor device manufacturing
CN111771264A (en) 2018-01-30 2020-10-13 朗姆研究公司 Tin oxide mandrels in patterning
CN111886689A (en) 2018-03-19 2020-11-03 朗姆研究公司 Non-chamfer through hole integration scheme
JP6807420B2 (en) * 2019-02-21 2021-01-06 株式会社Kokusai Electric Semiconductor device manufacturing methods, substrate processing devices and programs
WO2020263757A1 (en) 2019-06-27 2020-12-30 Lam Research Corporation Alternating etch and passivation process
US11089673B2 (en) * 2019-07-19 2021-08-10 Raytheon Company Wall for isolation enhancement
KR20220117385A (en) * 2021-02-15 2022-08-24 삼성전자주식회사 Semiconductor device and method of fabricating the same

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6048789A (en) * 1997-02-27 2000-04-11 Vlsi Technology, Inc. IC interconnect formation with chemical-mechanical polishing and silica etching with solution of nitric and hydrofluoric acids
US6136680A (en) * 2000-01-21 2000-10-24 Taiwan Semiconductor Manufacturing Company Methods to improve copper-fluorinated silica glass interconnects
US6171957B1 (en) * 1997-07-16 2001-01-09 Mitsubishi Denki Kabushiki Kaisha Manufacturing method of semiconductor device having high pressure reflow process
US6181012B1 (en) * 1998-04-27 2001-01-30 International Business Machines Corporation Copper interconnection structure incorporating a metal seed layer
US6191007B1 (en) * 1997-04-28 2001-02-20 Denso Corporation Method for manufacturing a semiconductor substrate
US6242349B1 (en) * 1998-12-09 2001-06-05 Advanced Micro Devices, Inc. Method of forming copper/copper alloy interconnection with reduced electromigration
US6348402B1 (en) * 1999-03-18 2002-02-19 Kabushiki Kaisha Toshiba Method of manufacturing a copper interconnect
US6355571B1 (en) * 1998-11-17 2002-03-12 Applied Materials, Inc. Method and apparatus for reducing copper oxidation and contamination in a semiconductor device
US6521532B1 (en) * 1999-07-22 2003-02-18 James A. Cunningham Method for making integrated circuit including interconnects with enhanced electromigration resistance

Family Cites Families (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3837929A (en) * 1970-08-28 1974-09-24 Olin Corp Method of producing tarnish resistant copper and copper alloys and products thereof
DE3782904T2 (en) * 1986-09-17 1993-04-08 Fujitsu Ltd METHOD FOR FORMING A METALIZING LAYER CONTAINING COPPER ON THE SURFACE OF A SEMICONDUCTOR COMPONENT.
US5130274A (en) 1991-04-05 1992-07-14 International Business Machines Corporation Copper alloy metallurgies for VLSI interconnection structures
JPH04354133A (en) * 1991-05-31 1992-12-08 Sony Corp Method of forming copper wiring
US6146135A (en) * 1991-08-19 2000-11-14 Tadahiro Ohmi Oxide film forming method
JPH0547735A (en) 1991-08-20 1993-02-26 Tadahiro Omi Cleaning apparatus
US5244534A (en) * 1992-01-24 1993-09-14 Micron Technology, Inc. Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs
JP3072807B2 (en) 1992-07-15 2000-08-07 日本電信電話株式会社 Method for manufacturing semiconductor device
JP3156886B2 (en) 1993-01-26 2001-04-16 日本電信電話株式会社 Method for manufacturing semiconductor device
JP3103241B2 (en) 1993-03-26 2000-10-30 川崎製鉄株式会社 Method for manufacturing semiconductor device
US5391517A (en) * 1993-09-13 1995-02-21 Motorola Inc. Process for forming copper interconnect structure
US5395801A (en) * 1993-09-29 1995-03-07 Micron Semiconductor, Inc. Chemical-mechanical polishing processes of planarizing insulating layers
JP3326642B2 (en) 1993-11-09 2002-09-24 ソニー株式会社 Substrate post-polishing treatment method and polishing apparatus used therefor
US5447887A (en) * 1994-04-01 1995-09-05 Motorola, Inc. Method for capping copper in semiconductor devices
US5837929A (en) * 1994-07-05 1998-11-17 Mantron, Inc. Microelectronic thermoelectric device and systems incorporating such device
JP3397501B2 (en) 1994-07-12 2003-04-14 株式会社東芝 Abrasive and polishing method
JP2701751B2 (en) * 1994-08-30 1998-01-21 日本電気株式会社 Method for manufacturing semiconductor device
JPH0982798A (en) 1995-09-12 1997-03-28 Toshiba Corp Semiconductor device and manufacture thereof
US5744376A (en) * 1996-04-08 1998-04-28 Chartered Semiconductor Manufacturing Pte, Ltd Method of manufacturing copper interconnect with top barrier layer
JP3282496B2 (en) 1996-05-17 2002-05-13 松下電器産業株式会社 Method for manufacturing semiconductor device
US5814557A (en) * 1996-05-20 1998-09-29 Motorola, Inc. Method of forming an interconnect structure
US5677244A (en) * 1996-05-20 1997-10-14 Motorola, Inc. Method of alloying an interconnect structure with copper
US5693563A (en) * 1996-07-15 1997-12-02 Chartered Semiconductor Manufacturing Pte Ltd. Etch stop for copper damascene process
US5875507A (en) 1996-07-15 1999-03-02 Oliver Design, Inc. Wafer cleaning apparatus
DE69734868T2 (en) 1996-07-25 2006-08-03 Dupont Air Products Nanomaterials L.L.C., Tempe COMPOSITION AND METHOD FOR CHEMICAL-MECHANICAL POLISHING
JPH1056014A (en) 1996-08-12 1998-02-24 Sony Corp Substrate processing method
US5932486A (en) 1996-08-16 1999-08-03 Rodel, Inc. Apparatus and methods for recirculating chemical-mechanical polishing of semiconductor wafers
US5972792A (en) 1996-10-18 1999-10-26 Micron Technology, Inc. Method for chemical-mechanical planarization of a substrate on a fixed-abrasive polishing pad
US5818110A (en) * 1996-11-22 1998-10-06 International Business Machines Corporation Integrated circuit chip wiring structure with crossover capability and method of manufacturing the same
JP3150095B2 (en) * 1996-12-12 2001-03-26 日本電気株式会社 Method of manufacturing multilayer wiring structure
JP3160545B2 (en) 1997-01-28 2001-04-25 松下電器産業株式会社 Method of forming embedded wiring
JPH1116912A (en) * 1997-06-25 1999-01-22 Hitachi Ltd Manufacture of semiconductor integrated circuit device and manufacture device of semiconductor integrated circuit device
JP3463979B2 (en) * 1997-07-08 2003-11-05 富士通株式会社 Method for manufacturing semiconductor device
US6068879A (en) * 1997-08-26 2000-05-30 Lsi Logic Corporation Use of corrosion inhibiting compounds to inhibit corrosion of metal plugs in chemical-mechanical polishing
US6043153A (en) * 1997-09-25 2000-03-28 Advanced Micro Devices, Inc. Method for reducing electromigration in a copper interconnect
JP3371775B2 (en) 1997-10-31 2003-01-27 株式会社日立製作所 Polishing method
US6153043A (en) * 1998-02-06 2000-11-28 International Business Machines Corporation Elimination of photo-induced electrochemical dissolution in chemical mechanical polishing
JPH11251317A (en) 1998-03-04 1999-09-17 Hitachi Ltd Method and device for manufacturing semiconductor device
US6174810B1 (en) 1998-04-06 2001-01-16 Motorola, Inc. Copper interconnect structure and method of formation
US6016000A (en) * 1998-04-22 2000-01-18 Cvc, Inc. Ultra high-speed chip semiconductor integrated circuit interconnect structure and fabrication method using free-space dielectrics
JP2000012543A (en) 1998-06-23 2000-01-14 Hitachi Ltd Manufacture of semiconductor integrated circuit device
US6211084B1 (en) * 1998-07-09 2001-04-03 Advanced Micro Devices, Inc. Method of forming reliable copper interconnects
US6165894A (en) * 1998-07-09 2000-12-26 Advanced Micro Devices, Inc. Method of reliably capping copper interconnects
JP2000040679A (en) * 1998-07-24 2000-02-08 Hitachi Ltd Manufacture of semiconductor integrated circuit device
JP3248492B2 (en) * 1998-08-14 2002-01-21 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP4095731B2 (en) 1998-11-09 2008-06-04 株式会社ルネサステクノロジ Semiconductor device manufacturing method and semiconductor device
US6515343B1 (en) * 1998-11-19 2003-02-04 Quicklogic Corporation Metal-to-metal antifuse with non-conductive diffusion barrier
US6083840A (en) * 1998-11-25 2000-07-04 Arch Specialty Chemicals, Inc. Slurry compositions and method for the chemical-mechanical polishing of copper and copper alloys
US6596637B1 (en) * 1998-12-07 2003-07-22 Advanced Micro Devices, Inc. Chemically preventing Cu dendrite formation and growth by immersion
US6153523A (en) * 1998-12-09 2000-11-28 Advanced Micro Devices, Inc. Method of forming high density capping layers for copper interconnects with improved adhesion
JP2000183000A (en) 1998-12-14 2000-06-30 Fujitsu Ltd Manufacture, device and inspection device of semiconductor
US6271595B1 (en) * 1999-01-14 2001-08-07 International Business Machines Corporation Method for improving adhesion to copper
JP2000277612A (en) 1999-03-29 2000-10-06 Nec Corp Manufacture of semiconductor device
US20020000665A1 (en) * 1999-04-05 2002-01-03 Alexander L. Barr Semiconductor device conductive bump and interconnect barrier
JP4083342B2 (en) 1999-04-09 2008-04-30 株式会社トクヤマ Polishing method
JP2000306873A (en) 1999-04-20 2000-11-02 Tokuyama Corp Polishing
JP2000315666A (en) * 1999-04-28 2000-11-14 Hitachi Ltd Manufacture of semiconductor integrated circuit device
JP3099002B1 (en) 1999-06-25 2000-10-16 茂徳科技股▲ふん▼有限公司 Two-step chemical mechanical polishing method
US6159857A (en) * 1999-07-08 2000-12-12 Taiwan Semiconductor Manufacturing Company Robust post Cu-CMP IMD process
JP4156137B2 (en) 1999-07-19 2008-09-24 株式会社トクヤマ Metal film abrasive
JP4554011B2 (en) * 1999-08-10 2010-09-29 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor integrated circuit device
US6207552B1 (en) * 2000-02-01 2001-03-27 Advanced Micro Devices, Inc. Forming and filling a recess in interconnect for encapsulation to minimize electromigration
JP2001291720A (en) * 2000-04-05 2001-10-19 Hitachi Ltd Semiconductor integrated circuit device and its manufacturing method
JP2002110679A (en) * 2000-09-29 2002-04-12 Hitachi Ltd Method for manufacturing semiconductor integrated circuit device
JP4535629B2 (en) * 2001-02-21 2010-09-01 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
JP3668694B2 (en) 2001-03-19 2005-07-06 株式会社日立製作所 Manufacturing method of semiconductor device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6048789A (en) * 1997-02-27 2000-04-11 Vlsi Technology, Inc. IC interconnect formation with chemical-mechanical polishing and silica etching with solution of nitric and hydrofluoric acids
US6191007B1 (en) * 1997-04-28 2001-02-20 Denso Corporation Method for manufacturing a semiconductor substrate
US6171957B1 (en) * 1997-07-16 2001-01-09 Mitsubishi Denki Kabushiki Kaisha Manufacturing method of semiconductor device having high pressure reflow process
US6181012B1 (en) * 1998-04-27 2001-01-30 International Business Machines Corporation Copper interconnection structure incorporating a metal seed layer
US6355571B1 (en) * 1998-11-17 2002-03-12 Applied Materials, Inc. Method and apparatus for reducing copper oxidation and contamination in a semiconductor device
US6242349B1 (en) * 1998-12-09 2001-06-05 Advanced Micro Devices, Inc. Method of forming copper/copper alloy interconnection with reduced electromigration
US6348402B1 (en) * 1999-03-18 2002-02-19 Kabushiki Kaisha Toshiba Method of manufacturing a copper interconnect
US6521532B1 (en) * 1999-07-22 2003-02-18 James A. Cunningham Method for making integrated circuit including interconnects with enhanced electromigration resistance
US6136680A (en) * 2000-01-21 2000-10-24 Taiwan Semiconductor Manufacturing Company Methods to improve copper-fluorinated silica glass interconnects

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070080455A1 (en) * 2005-10-11 2007-04-12 International Business Machines Corporation Semiconductors and methods of making
US7863183B2 (en) 2006-01-18 2011-01-04 International Business Machines Corporation Method for fabricating last level copper-to-C4 connection with interfacial cap structure

Also Published As

Publication number Publication date
US6849535B2 (en) 2005-02-01
US6797609B2 (en) 2004-09-28
US20080138979A1 (en) 2008-06-12
US6797606B2 (en) 2004-09-28
US20030001280A1 (en) 2003-01-02
US20030001183A1 (en) 2003-01-02
US20020119651A1 (en) 2002-08-29
TW521373B (en) 2003-02-21
JP4554011B2 (en) 2010-09-29
US20020127843A1 (en) 2002-09-12
KR20010030070A (en) 2001-04-16
KR100746543B1 (en) 2007-08-06
US6716749B2 (en) 2004-04-06
US20030001277A1 (en) 2003-01-02
US6864169B2 (en) 2005-03-08
US6756679B2 (en) 2004-06-29
US20030045086A1 (en) 2003-03-06
US6815330B2 (en) 2004-11-09
JP2001053076A (en) 2001-02-23
US20020142576A1 (en) 2002-10-03
US20030017692A1 (en) 2003-01-23
US20020113271A1 (en) 2002-08-22

Similar Documents

Publication Publication Date Title
US6716749B2 (en) Semiconductor integrated circuit device and manufacturing method of semiconductor integrated circuit device
KR100698987B1 (en) Fabrication method for semiconductor integrated circuit device
US7084063B2 (en) Fabrication method of semiconductor integrated circuit device
US6890846B2 (en) Method for manufacturing semiconductor integrated circuit device
US20030032292A1 (en) Fabrication method of semiconductor integrated circuit device
KR20030089474A (en) Method of manufacturing semiconductor device and semiconductor device
JP2008141204A (en) Manufacturing method of semiconductor integrated circuit device
KR100746895B1 (en) Manufacturing method of semiconductor integrated circuit device
JP2003347299A (en) Method for manufacturing semiconductor integrated circuit device
JP2007005840A (en) Method of manufacturing semiconductor integrated circuit device

Legal Events

Date Code Title Description
AS Assignment

Owner name: RENESAS TECHNOLOGY CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HITACHI, LTD.;REEL/FRAME:014244/0278

Effective date: 20030912

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION