TWI727085B - 基板處理方法 - Google Patents

基板處理方法 Download PDF

Info

Publication number
TWI727085B
TWI727085B TW106128363A TW106128363A TWI727085B TW I727085 B TWI727085 B TW I727085B TW 106128363 A TW106128363 A TW 106128363A TW 106128363 A TW106128363 A TW 106128363A TW I727085 B TWI727085 B TW I727085B
Authority
TW
Taiwan
Prior art keywords
silicon
containing film
film
substrate processing
processing method
Prior art date
Application number
TW106128363A
Other languages
English (en)
Other versions
TW201812072A (zh
Inventor
今井宗幸
小林典之
Original Assignee
日商東京威力科創股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 日商東京威力科創股份有限公司 filed Critical 日商東京威力科創股份有限公司
Publication of TW201812072A publication Critical patent/TW201812072A/zh
Application granted granted Critical
Publication of TWI727085B publication Critical patent/TWI727085B/zh

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02115Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material being carbon, e.g. alpha-C, diamond or hydrogen doped carbon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67207Apparatus for manufacturing or treating in a plurality of work-stations comprising a chamber adapted to a particular process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/677Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations
    • H01L21/67739Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations into and out of processing chamber
    • H01L21/67742Mechanical parts of transfer devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76816Aspects relating to the layout of the pattern or to the size of vias or trenches
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/02227Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
    • H01L21/0223Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/02227Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
    • H01L21/02255Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67017Apparatus for fluid treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67161Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers
    • H01L21/67173Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers in-line arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67201Apparatus for manufacturing or treating in a plurality of work-stations characterized by the construction of the load-lock chamber
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/677Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations
    • H01L21/67703Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for conveying, e.g. between different workstations between different workstations
    • H01L21/67706Mechanical details, e.g. roller, belt

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Robotics (AREA)
  • Drying Of Semiconductors (AREA)

Abstract

本發明提供一種在存在有複數含矽膜之環境中,可選擇性地去除特定含矽膜之基板處理方法。
在晶圓中,第1含矽膜係形成於晶圓的表面中之凹部的底面,第2含矽膜係形成於凹部的兩側,使用由八氟環丁烷氣體所生成之電漿而於晶圓的表面形成碳系沉積膜,再對晶圓施予COR處理及PHT處理。

Description

基板處理方法
本發明關於一種選擇性地去除特定含矽膜之基板處理方法。
近年來,已進行了許多具有多層配線構造之半導體元件的開發。多層配線構造中,有在例如被挾置在2個層間膜之凹部的底部處設置有矽所構成的鰭之情況(例如,參閱專利文獻1)。另外,上述般的構造中,雖有以含矽膜來將底部的鰭覆蓋之情況,但為了形成電極等而有將含矽膜加以去除的情況。由於多層配線構造具有非常微細且複雜的構造,因此對含矽膜的去除來說,較佳為不須蝕刻停止層,且為了去除存在於微細間隙的含矽膜而具有等方向性之蝕刻手法,例如,較佳係使用化學性蝕刻處理,例如COR(Chemical Oxide Removal)處理。
[先前技術文獻]
[專利文獻]
專利文獻1:美國專利申請案公開第2012/0313170號說明書
然而,由於層間膜亦係由含矽膜所構成,故會因COR處理而被去除,有層間膜變薄之虞。若層間膜變薄,則會產生例如閘極長度變短,使得電晶體中之開關的控制變得困難,導致半導體元件的良率惡化之問題。
本發明之目的係提供一種在存在有複數含矽膜之環境中,可選擇性地去除特定含矽膜之基板處理方法。
為達成上述目的,本發明之基板處理方法係對表面具有凹部且於該凹 部的底面形成有第1含矽膜,而該凹部的兩側則形成有第2含矽膜之基板所施加之基板處理方法,具有以下步驟:使碳系沉積物沉積在該基板的表面之步驟;對該基板施予使用處理氣體來使含矽膜變質為反應生成物之COR處理來去除該第1含矽膜之步驟;以及去除該沉積後的碳系沉積物之步驟。
依據本發明,第1含矽膜係形成於基板的表面中之凹部的底面,第2含矽膜係形成於凹部的兩側,基板的表面係沉積有碳系沉積物。此時,第2含矽膜會沉積有碳系沉積物,另一方面,由於碳系沉積物不會到達凹部的底面,故第1含矽膜不會沉積有碳系沉積物。於是,在COR處理中,處理氣體便會與第1含矽膜接觸而使第1含矽膜變質為反應生成物,另一方面,處理氣體不會與第2含矽膜接觸,故不會使第2含矽膜變質為反應生成物。其結果,便可在存在有第1含矽膜及第2含矽膜之環境中,透過反應生成物的昇華來選擇性地去除第1含矽膜(特定含矽膜)。
W‧‧‧晶圓
10‧‧‧基板處理系統
33、41‧‧‧凹部
34、39‧‧‧第1含矽膜
35‧‧‧兩側
36、43‧‧‧第2含矽膜
37‧‧‧碳系沉積膜
38、42‧‧‧鰭
40‧‧‧氮化膜
圖1係概略顯示實行本發明實施型態相關的基板處理方法之基板處理系統的構成之平面圖。
圖2係用以說明在形成有複數鰭之含矽膜形成沉積膜時,COR處理及PHT處理中的形狀變化之工序圖。
圖3係用以說明凹部的底面未形成有沉積膜的理由之圖式。
圖4係用以說明作為本發明實施型態相關之基板處理方法的選擇性含矽膜去除處理之工序圖。
圖5係用以說明圖4之選擇性含矽膜去除處理的第1變形例之工序圖。
圖6係用以說明圖4之選擇性含矽膜去除處理的第2變形例之工序圖。
圖7係用以說明圖4之選擇性含矽膜去除處理的第3變形例之工序圖。
圖8係用以說明圖4之選擇性含矽膜去除處理的第4變形例之工序圖。
以下,針對本發明之實施型態,參閱圖式來詳細地說明。
圖1係概略顯示實行本發明實施型態相關的基板處理方法之基板處理系統的構成之平面圖。此外,圖1中,為了容易理解,而穿透內部構成的一部份來加以顯示。
圖1中,基板處理系統10係具備有用以保管複數作為基板的半導體晶圓(以下簡稱作「晶圓」。)W之晶圓保管部11、可同時搬送2片晶圓W之作為搬送室的轉移模組12、以及對從轉移模組12搬入的晶圓W施予COR處理、PHT處理(Post Heat Treatment)或成膜處理之複數製程模組13。各製程模組13及轉移模組12的內部係被維持在真空氛圍。
基板處理系統10中,係藉由轉移模組12所內建之搬送臂14來搬送保管在晶圓保管部11的晶圓W,並將晶圓W一片片地分別載置於製程模組13的內部所配置之2個台座15。接下來,基板處理系統10中,會在以製程模組13來對台座15所載置之各晶圓W施予COR處理、PHT處理或成膜處理後,藉由搬送臂14來將處理後的晶圓W搬出至晶圓保管部11。
晶圓保管部11具有:複數載置埠17,係保管複數晶圓W之容器(即晶圓匣盒16)的載置台;載置模組18,係從各載置埠17所載置之晶圓匣盒16來收取所保管的晶圓W,或將已在製程模組13施予特定處理後的晶圓W傳遞至晶圓匣盒16;2個加載互鎖模組19,係在載置模組18及轉移模組12之間為了傳遞晶圓W而暫時地保持晶圓W;以及冷卻器20,係用以冷卻施予PHT處理後的晶圓W。
載置模組18係由內部為大氣壓氛圍的矩形框體所構成,構成其矩形長邊的一側面係並排設置有複數載置埠17。再者,載置模組18係具有可在內部中移動於其矩形的長邊方向之搬送臂(圖中未顯示)。該搬送臂會從各載置埠17所載置之晶圓匣盒16來將晶圓W搬入至加載互鎖模組19,或是從加載互鎖模組19來將晶圓W搬出至各晶圓匣盒16。
由於各加載互鎖模組19會將載置在大氣壓氛圍之各載置埠17的晶圓匣盒16所收納之晶圓W傳遞至內部為真空氛圍的製程模組13,故會暫時地保持晶圓W。各加載互鎖模組19係具有用以保持2片晶圓W之緩衝板21。又,各加載互鎖模組19係具有用以相對於載置模組18來確保氣密性 之閘閥22a,與用以相對於轉移模組12來確保氣密性之閘閥22b。另外,加載互鎖模組19係藉由配管而連接有圖中未顯示之氣體導入系統及氣體排氣系統,來將內部控制為大氣壓氛圍或真空氛圍。
轉移模組12會將未處理的晶圓W從晶圓保管部11搬入至製程模組13,並將處理後的晶圓W從製程模組13搬出至晶圓保管部11。轉移模組12係由內部為真空氛圍之矩形框體所構成,係包含有可保持2片晶圓W並使其移動之2個搬送臂14、可旋轉地支撐各搬送臂14之旋轉台23、搭載有旋轉台23之旋轉載置台24、以及可使旋轉載置台24移動於轉移模組12的長邊方向來加以導引之導引軌道25。又,轉移模組12係透過閘閥22a、22b,甚至後述的各閘閥26,而連接於晶圓保管部11的加載互鎖模組19,以及各製程模組13。轉移模組12中,搬送臂14會從加載互鎖模組19來將2片晶圓W朝各製程模組13搬送,並將施予處理後的2片晶圓W從各製程模組13搬出至其他的製程模組13或加載互鎖模組19。
各製程模組13係透過各閘閥26而連接於轉移模組12,內部係具有2個台座15,另外,係具有圖中未顯示之處理氣體導入系統、排氣機構或電漿生成機構(例如供應有電漿生成用高頻電力之上部電極板)。在本實施型態中,各個複數製程模組13會實行COR處理、PHT處理及成膜處理中的任一者。又,基板處理系統10之各構成要素的動作係藉由裝置控制器27而依照特定的程式來受到控制。
另外,在本發明之前,本案發明人已先使用氟碳系氣體,具體來說為由八氟環丁烷(C4F8)氣體所生成之電漿,來於圖2(A)所示般之形成有複數鰭28之含矽膜29的表面形成沉積膜30,之後,使用氨(NH3)氣及氟化氫(HF)氣體作為處理氣體來對含矽膜29施予COR處理,再進一步地,加熱含矽膜29來施予PHT處理。此外,COR處理中,含矽膜29會與氨氣及氟化氫氣體反應,而變質為作為反應生成物之氟矽酸銨(AFS)。PHT處理中,係藉由加熱來使AFS昇華。亦即,透過COR處理及PHT處理來將含矽膜29削除。
在形成沉積膜30之際,如圖2(B)所示,沉積膜30雖會覆蓋各鰭28的頂面或側面,但卻不會覆蓋各鰭28的下方,例如,被挾置於鄰接的2個鰭 28所構成之凹部31的底面,而維持該底面會露出有含矽膜29之狀態。於是,在後續的COR處理及PHT處理中,被沉積膜30覆蓋之各鰭28的頂面或側面便不會被削除,但另一方面,在凹部31的底面處所露出之含矽膜29則會被削除,結果造成凹部31的深寬比(縱橫比)變大(圖2(C))。之後,使用從氧(O2)氣體所生成之電漿來對含矽膜29施予灰化處理,而將沉積膜30去除(圖2(D))。
有關凹部31的底面不會形成有沉積膜30之理由雖難以明白地說明,但由含矽膜29中之凹部31形狀的測定結果,凹部31的寬度為25nm,凹部31的深度為100nm,本案發明人便類推了以下說明的假說。
亦即,由八氟環丁烷氣體所生成之電漿中的碳自由基32雖會進入凹部31,但若凹部31的深寬比(圖3中,凹部31之深度D相對於寬度L的比)較大,具體來說為4以上的話,則在凹部31中不規則地移動之碳自由基32在到達凹部31的底面之前便先接觸到鰭28的頂面或側面之可能性會變高。然後,接觸到鰭28的頂面或側面之碳自由基32會作為沉積物而直接沉積,形成了沉積膜30。亦即,若凹部31的深寬比較大,則碳自由基32幾乎不會到達凹部31的底面,其結果,凹部31的底面便不會形成有沉積膜30。本發明係基於上述見解。
圖4係用以說明作為本實施型態相關之基板處理方法的選擇性含矽膜去除處理之工序圖。
首先,如圖4(A)所示,準備由矽(Si)所構成且表面具有凹部33之晶圓W。晶圓W中,凹部33的底面係形成有作為層間膜之例如氧化矽(SiO2)所構成的第1含矽膜34,凹部33的兩側35係形成有作為層間膜之例如氧化矽所構成的第2含矽膜36。第1含矽膜34係由熱氧化膜所構成,第2含矽膜36係由CVD氧化膜所構成。又,凹部33的深寬比(圖中,凹部33之深度D相對於寬度L的比)係設定為4以上。此外,第1含矽膜34及第2含矽膜36任一者亦可非由氧化矽,而是藉由矽(Si)、氮化矽(SiN)及氮碳氧化矽(SiOCN)的任一者來構成。又,凹部33的兩側35亦可由矽構成的2個凸部所構成,各凸部的頂面亦可係形成有第2含矽膜36。
接下來,基板處理系統10中,首先,將晶圓W朝實行成膜處理之製 程模組13搬入,而於晶圓W的表面形成碳系沉積膜37。具體來說,係朝內部經減壓後之製程模組13導入作為處理氣體之八氟環丁烷氣體,以及作為稀釋氣體之氬(Ar)氣體,而於製程模組13的內部產生電場或磁場來將處理氣體或稀釋氣體激發以生成電漿。另外,在製程模組13的內部中,將晶圓W的表面暴露在所生成之電漿,以使電漿中的碳自由基作為沉積物而沉積在晶圓W的表面,來形成碳系沉積膜37。此外,製程模組13中,晶圓W的溫度係維持在10℃~60℃,被供應至上部電極板之電漿生成用高頻電力係設定為10W~1000W,製程模組13的內部壓力係設定為10mTorr~1000mTorr。此時,如上所述,由於凹部33的深寬比係設定為4以上,故碳自由基幾乎不會到達凹部33的底面,其結果,形成於凹部33的底面之第1含矽膜34並未被碳系沉積膜37覆蓋。另一方面,由於碳自由基會容易地到達凸部35的頂面,故形成於該頂部之第2含矽膜36便會被碳系沉積膜37覆蓋(圖4(B))。
接下來,將晶圓W依序朝實行COR處理之製程模組13,以及實行PHT處理之製程模組13搬入,藉此對晶圓W施予COR處理及PHT處理。此時,由於第1含矽膜34並未被碳系沉積膜37覆蓋,故雖然在COR處理中會與氨氣及氟化氫氣體反應而變質為AFS,但由於第2含矽膜36係被碳系沉積膜37覆蓋,故在COR處理中便不會與氨氣及氟化氫氣體反應,而不會變質為AFS。其結果,透過COR處理及PHT處理,僅有第1含矽膜34會被選擇性地去除(圖4(C))。對晶圓W施予COR處理之際,製程模組13中,晶圓W的溫度係被維持在10℃~150℃,製程模組13的內部壓力係設定為10mTorr~1000mTorr。又,氨氣及氟化氫氣體的流量係分別設定為10sccm~1000sccm,作為稀釋氣體而被導入至製程模組13之氬氣及氮(N2)氣體的流量係分別設定為0sccm~500sccm。由於在本案發明人所為之先行實驗中,確認了只要覆蓋含矽膜之碳系沉積膜的厚度為5nm以上,則含矽膜便不會因COR處理及PHT處理而被削除,故覆蓋第2含矽膜36之碳系沉積膜37的厚度只要為5nm以上即可。
接下來,將晶圓W朝實行灰化處理之製程模組13搬入,並使用由氧氣所生成之電漿來對晶圓W施予灰化處理,而去除碳系沉積膜37(圖4(D)), 便結束本處理。
依據圖4的處理,第1含矽膜34會形成於晶圓W的表面中之凹部33的底面,第2含矽膜36會形成於之間挾置有凹部33之2個凸部35的頂面,使用由八氟環丁烷氣體所生成之電漿,而於晶圓W的表面形成有碳系沉積膜37。此時,第2含矽膜36會沉積有電漿中的碳自由基,另一方面,由於凹部33的深寬比係設定為4以上,故碳自由基不會到達凹部33的底面,而在第1含矽膜34便不會沉積有碳自由基。於是,在COR處理中,氨氣及氟化氫氣體便會與第1含矽膜34接觸,而使第1含矽膜34變質為AFS,另一方面,氨氣及氟化氫氣體則不會與第2含矽膜36接觸,而不會使第2含矽膜36變質為AFS。其結果,便可在存在有第1含矽膜34及第2含矽膜36之晶圓W中將第1含矽膜34選擇性地去除。特別是,由於CVD氧化膜相較於熱氧化膜,組織較為稀疏,故在COR處理中,CVD氧化膜會較熱氧化膜更容易被去除,上述晶圓W中,CVD氧化膜所構成的第2含矽膜36雖會有較熱氧化膜所構成的第1含矽膜34而優先地被去除之虞,但由於藉由使用圖4的處理,便可選擇性地去除第1含矽膜34,故可使用CVD氧化膜來作為第2含矽膜36這一點亦為本發明之優點。
此外,圖4的處理中,凹部33之兩側35的全部亦可藉由第2含矽膜36來構成。此情況下,由於進入凹部33之碳自由基會不規則地移動而朝兩側35的側面接觸,故碳系沉積膜37不僅是兩側35的頂面,且亦會覆蓋側面。於是,在COR處理中,氨氣及氟化氫氣體便不會與第2含矽膜36接觸,而不會有構成兩側35之第2含矽膜36變質為AFS的情況。其結果,即使是藉由第2含矽膜36來構成兩側35的全部,仍不會有兩側35被去除的情況。
圖5係用以說明圖4之選擇性含矽膜去除處理的第1變形例之工序圖。圖5的處理相較於圖4的處理,係僅有被施予選擇性含矽膜去除處理之晶圓W的一部分構造不同,由於處理的步驟順序或內容基本上與圖4的處理相同,故針對重複的構造或處理則省略說明,以下僅針對相異之構造或處理來進行說明。
首先,如圖5(A)所示,準備表面具有凹部33之晶圓W。晶圓W中, 凹部33的底面係形成有朝向上方立設之鰭38,該鰭38係藉由作為層間膜之例如氧化矽所構成的第1含矽膜39而被加以覆蓋。本變形例中亦係將凹部33的深寬比(圖中,凹部33之深度D相對於寬度L的比)設定為4以上。
接下來,基板處理系統10中,係使用由處理氣體(八氟環丁烷氣體)所生成之電漿,來於晶圓W的表面形成碳系沉積膜37。此時,如上所述,由於凹部33的深寬比係設定為4以上,故電漿中的碳自由基幾乎不會到達凹部33的底面,其結果,第1含矽膜39並未被碳系沉積膜37覆蓋。另一方面,第2含矽膜36則會被碳系沉積膜37覆蓋(圖5(B))。
接下來,對晶圓W施予COR處理及PHT處理。此時,由於第2含矽膜36係被碳系沉積膜37覆蓋,另一方面,第1含矽膜39並未被碳系沉積膜37覆蓋,故僅有第1含矽膜39會被選擇性地去除(圖5(C))。之後,對晶圓W施予灰化處理來去除碳系沉積膜37(圖5(D)),便結束本處理。
依據圖5的處理,便可在存在有第1含矽膜39及第2含矽膜36之晶圓W中將第1含矽膜39選擇性地去除,從而,可在凹部33的底面中使鰭38露出。
圖6係用以說明圖4之選擇性含矽膜去除處理的第2變形例之工序圖。圖6的處理相較於圖4的處理,亦係僅有被施予選擇性含矽膜去除處理之晶圓W的一部分構造不同,由於處理的步驟順序或內容基本上與圖4的處理相同,故針對重複的構造或處理則省略說明,以下僅針對相異之構造或處理來進行說明。
首先,如圖6(A)所示,準備表面具有凹部33之晶圓W。晶圓W中,兩側35的側面係形成有氮化膜40。本變形例中,亦係將凹部33的深寬比(圖中,凹部33之深度D相對於寬度L的比)設定為4以上。
接下來,基板處理系統10中,係使用由處理氣體(八氟環丁烷氣體)所生成之電漿,來於晶圓W的表面形成碳系沉積膜37。此時,如上所述,由於凹部33的深寬比係設定為4以上,故電漿中的碳自由基幾乎不會到達凹部33的底面,其結果,第1含矽膜34並未被碳系沉積膜37覆蓋。另一方面,第2含矽膜36則會被碳系沉積膜37覆蓋,再者,由於進入凹部33之碳自由基會不規則地移動而朝兩側35的側面接觸,故碳系沉積膜37亦會 覆蓋氮化膜40(圖6(B))。
接下來,對晶圓W施予COR處理及PHT處理。此時,第2含矽膜36或氮化膜40係被碳系沉積膜37覆蓋,另一方面,由於第1含矽膜34並未被碳系沉積膜37覆蓋,故僅有第1含矽膜34會被選擇性地去除(圖6(C))。之後,對晶圓W施予灰化處理來去除碳系沉積膜37(圖6(D)),便結束本處理。
依據圖6的處理,便可在存在有第1含矽膜34及第2含矽膜36之晶圓W中將第1含矽膜34選擇性地去除,另外,可防止形成於兩側35的側面之氮化膜40被去除。
圖7係用以說明圖4之選擇性含矽膜去除處理的第3變形例之工序圖。圖7的處理相較於圖4的處理,亦係僅有被施予選擇性含矽膜去除處理之晶圓W的一部分構造不同,由於處理的步驟順序或內容基本上與圖4的處理相同,故針對重複的構造或處理則省略說明,以下僅針對相異之構造或處理來進行說明。
首先,如圖7(A)所示,準備表面具有凹部33之晶圓W。晶圓W中,凹部33的底面係形成有朝向上方突出之鰭38,該鰭38係藉由第1含矽膜39而被加以覆蓋。又,兩側35的側面係形成有氮化膜40。本變形例中,亦係將凹部33的深寬比(圖中,凹部33之深度D相對於寬度L的比)設定為4以上。
接下來,基板處理系統10中,係使用由處理氣體(八氟環丁烷氣體)所生成之電漿,來於晶圓W的表面形成碳系沉積膜37。此時,如上所述,由於凹部33的深寬比係設定為4以上,故電漿中的碳自由基幾乎不會到達凹部33的底面,其結果,第1含矽膜39並未被碳系沉積膜37覆蓋。另一方面,第2含矽膜36則會被碳系沉積膜37覆蓋,該碳系沉積膜37亦會覆蓋氮化膜40(圖7(B))。
接下來,對晶圓W施予COR處理及PHT處理。此時,由於第2含矽膜36或氮化膜40係被碳系沉積膜37覆蓋,另一方面,第1含矽膜39並未被碳系沉積膜37覆蓋,故僅有第1含矽膜39會被選擇性地去除(圖7(C))。之後,對晶圓W施予灰化處理來去除碳系沉積膜37(圖7(D)),便結束本處 理。
依據圖7的處理,便可在存在有第1含矽膜39及第2含矽膜36之晶圓W中將第1含矽膜39選擇性地去除,從而可在凹部33的底面中使鰭38露出。再者,可防止兩側35的側面所形成之氮化膜40被去除。
圖8係用以說明圖4之選擇性含矽膜去除處理的第4變形例之工序圖。圖8的處理相較於圖4的處理,亦係僅有被施予選擇性含矽膜去除處理之晶圓W的一部分構造不同,由於處理的步驟順序或內容基本上與圖4的處理相同,故針對重複的構造或處理則省略說明,以下僅針對相異之構造或處理來進行說明。
首先,如圖8(A)所示,準備表面具有凹部41之晶圓W。晶圓W中,凹部41係被挾置於鄰接2個之矽所構成的鰭42來加以形成,凹部41的底面係形成有朝向上方突出之鰭38,該鰭38係藉由第1含矽膜39而被加以覆蓋。又,鰭42的頂面係形成有作為層間膜之例如氧化矽所構成的第2含矽膜43。本變形例中,凹部41的深寬比(圖中,凹部41之深度D相對於寬度L的比)係設定為4以上。
接下來,基板處理系統10中,係使用由處理氣體(八氟環丁烷氣體)所生成之電漿,來於晶圓W的表面形成碳系沉積膜37。此時,如上所述,由於凹部41的深寬比係設定為4以上,故電漿中的碳自由基幾乎不會到達凹部41的底面,其結果,第1含矽膜39並未被碳系沉積膜37覆蓋。另一方面,第2含矽膜43則會被碳系沉積膜37覆蓋(圖8(B))。
接下來,對晶圓W施予COR處理及PHT處理。此時,由於第2含矽膜43係被碳系沉積膜37覆蓋,另一方面,第1含矽膜39並未被碳系沉積膜37覆蓋,故僅有第1含矽膜39會被選擇性地去除(圖8(C))。之後,對晶圓W施予灰化處理來去除碳系沉積膜37(圖8(D)),便結束本處理。
依據圖8的處理,便可在形成有複數種鰭38、42,且存在有第1含矽膜39及第2含矽膜43之晶圓W中將第1含矽膜39選擇性地去除,從而可在凹部41的底面中使鰭38露出。
以上,有關本發明,雖已使用上述實施型態來加以說明,但本發明並未限定於上述實施型態。
例如,上述圖4~圖8的處理中,雖然第1含矽膜34、39係由熱氧化膜所構成,而第2含矽膜36、43係由CVD氧化膜所構成,但第1含矽膜34、39亦可藉由CVD氧化膜或PVD(Physical Vapor Deposition)氧化膜來構成,又,第2含矽膜36、43亦可藉由熱氧化膜或PVD氧化膜來構成。
再者,本發明之目的亦可藉由對基板處理系統10的裝置控制器27供應記錄有能夠實現上述實施型態的功能之軟體的程式碼之記憶媒體,該裝置控制器27的CPU會讀取並實行儲存在記憶媒體之程式碼來達成。
此情況下,從記憶媒體所讀取之程式碼本身便會實現上述實施型態的功能,而程式碼及記憶有該程式碼之記憶媒體則構成了本發明。
又,作為用以供應程式碼之記憶媒體,只要是例如,RAM、NV-RAM、軟(Floppy,註冊商標)碟、硬碟、磁光碟、CD-ROM、CD-R、CD-RW、DVD(DVD-ROM、DVD-RAM、DVD-RW、DVD+RW)等之光碟、磁帶、非揮發性記憶卡、其他的ROM等之可記憶上述程式碼者即可。抑或,上述程式碼亦可藉由從連接於網際網路、商用網路或區域網路等之未圖示的其他電腦或資料庫等來下載,而供應至上述裝置控制器27。
又,不僅是藉由CPU實行所讀取之程式碼,來實現上述實施型態的功能,亦包含有使CPU上所稼動之OS(作業系統)等會依據該程式碼的指示來進行實際處理的一部分或全部,而藉由該處理來實現上述實施型態的功能之情況。
再者,亦包含有從記憶媒體所讀取之程式碼被寫入連接於上述裝置控制器27的功能擴張卡或功能擴張單元所具備之記憶體後,使該功能擴張卡或功能擴張單元所具備之CPU等會依據該程式碼的指示來進行實際處理的一部分或全部,而藉由該處理來實現上述實施型態的功能之情況。
上述程式碼的型態亦可由藉由目的碼(object code)、解譯器(interpreter)所實行之程式碼、供應至OS之腳本資料(script data)等的型態所構成。
D‧‧‧深度
L‧‧‧寬度
W‧‧‧晶圓
33‧‧‧凹部
34‧‧‧第1含矽膜
35‧‧‧兩側
36‧‧‧第2含矽膜
37‧‧‧碳系沉積膜

Claims (10)

  1. 一種基板處理方法,係對表面具有凹部且於該凹部的底面形成有第1含矽膜,而該凹部的兩側則形成有第2含矽膜之基板所施加之基板處理方法,具有以下步驟:使碳系沉積物沉積在該基板的表面之步驟;對該基板施予使用處理氣體來使含矽膜變質為反應生成物之COR(Chemical Oxide Removal)處理來去除該第1含矽膜之步驟;以及去除該沉積後的碳系沉積物之步驟;該第1含矽膜與該第2含矽膜不相同。
  2. 一種基板處理方法,係對表面具有凹部且於該凹部的底面形成有第1含矽膜,而該凹部的兩側則形成有第2含矽膜之基板所施加之基板處理方法,具有以下步驟:使碳系沉積物沉積在該基板的表面之步驟;對該基板施予使用處理氣體來使含矽膜變質為反應生成物之COR(Chemical Oxide Removal)處理來去除該第1含矽膜之步驟;以及去除該沉積後的碳系沉積物之步驟;該第1含矽膜為熱氧化膜。
  3. 如申請專利範圍第2項之基板處理方法,其中該第1含矽膜與該第2含矽膜係由相同的膜所構成。
  4. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該凹部的深寬比為4以上。
  5. 如申請專利範圍第1至3項中任一項之基板處理方法,其中在使該碳系沉積物沉積之際,係使用由氟碳系氣體所生成之電漿。
  6. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該第2含矽膜為CVD(Chemical Vapor Deposition)氧化膜。
  7. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該凹部的側面係被氮化膜覆蓋。
  8. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該基板係具有自該凹部的底面所立設之鰭。
  9. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該凹部係被挾置於2個凸部,各該凸部的頂面係形成有該第2含矽膜。
  10. 如申請專利範圍第1至3項中任一項之基板處理方法,其中該第1含矽膜及該第2含矽膜係分別由氧化矽(SiO2)、矽(Si)、氮化矽(SiN)及氮碳氧化矽(SiOCN)中任一者所構成。
TW106128363A 2016-08-24 2017-08-22 基板處理方法 TWI727085B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2016-163623 2016-08-24
JP2016163623A JP6670707B2 (ja) 2016-08-24 2016-08-24 基板処理方法

Publications (2)

Publication Number Publication Date
TW201812072A TW201812072A (zh) 2018-04-01
TWI727085B true TWI727085B (zh) 2021-05-11

Family

ID=61243350

Family Applications (1)

Application Number Title Priority Date Filing Date
TW106128363A TWI727085B (zh) 2016-08-24 2017-08-22 基板處理方法

Country Status (3)

Country Link
US (1) US10141195B2 (zh)
JP (1) JP6670707B2 (zh)
TW (1) TWI727085B (zh)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP7110034B2 (ja) * 2018-08-24 2022-08-01 東京エレクトロン株式会社 エッチングする方法及びプラズマ処理装置
JP7336873B2 (ja) * 2018-11-30 2023-09-01 東京エレクトロン株式会社 基板処理方法
CN111261514A (zh) * 2018-11-30 2020-06-09 东京毅力科创株式会社 基片处理方法
JP2020123672A (ja) 2019-01-30 2020-08-13 東京エレクトロン株式会社 基板処理装置の制御方法、基板処理装置及びクラスタシステム

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105244372A (zh) * 2014-07-01 2016-01-13 东京毅力科创株式会社 对被处理体进行处理的方法
TW201614718A (en) * 2014-06-16 2016-04-16 Tokyo Electron Ltd Substrate processing system and substrate processing method

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5426070A (en) * 1993-05-26 1995-06-20 Cornell Research Foundation, Inc. Microstructures and high temperature isolation process for fabrication thereof
WO2008153674A1 (en) * 2007-06-09 2008-12-18 Boris Kobrin Method and apparatus for anisotropic etching
US8637359B2 (en) 2011-06-10 2014-01-28 International Business Machines Corporation Fin-last replacement metal gate FinFET process
US9159794B2 (en) * 2014-01-16 2015-10-13 Globalfoundries Inc. Method to form wrap-around contact for finFET

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201614718A (en) * 2014-06-16 2016-04-16 Tokyo Electron Ltd Substrate processing system and substrate processing method
CN105244372A (zh) * 2014-07-01 2016-01-13 东京毅力科创株式会社 对被处理体进行处理的方法

Also Published As

Publication number Publication date
JP2018032720A (ja) 2018-03-01
US10141195B2 (en) 2018-11-27
TW201812072A (zh) 2018-04-01
JP6670707B2 (ja) 2020-03-25
US20180061657A1 (en) 2018-03-01

Similar Documents

Publication Publication Date Title
TWI727085B (zh) 基板處理方法
US8492287B2 (en) Substrate processing method
JP5048352B2 (ja) 基板処理方法及び基板処理装置
JP6656082B2 (ja) 酸化膜除去方法および除去装置、ならびにコンタクト形成方法およびコンタクト形成システム
JP6692202B2 (ja) 基板処理方法及び基板処理装置
TWI745504B (zh) 蝕刻方法及基板處理系統
KR20150064181A (ko) 저온 에천트 증착 및 플라즈마 사후-처리를 이용한 방향성 SiO₂에칭
KR101882531B1 (ko) 기판 처리 방법 및 기판 처리 장치
TWI733651B (zh) 改質處理方法及半導體裝置之製造方法
KR101678266B1 (ko) 반도체 장치의 제조 방법 및 제조 장치
JPWO2007049510A1 (ja) 処理方法及び記録媒体
JP6161972B2 (ja) エッチング方法及び記録媒体
KR101102739B1 (ko) 성막 방법, 기판 처리 장치, 및 반도체 장치
WO2023008239A1 (ja) 基板表面に形成された凹部に対してルテニウムを埋め込む方法及び装置
JP7153499B2 (ja) 酸素含有被処理体の処理方法及び処理装置
JP7175151B2 (ja) 搬送方法
TW202319127A (zh) 用於斜角處理的整合濕法清潔
TW202314800A (zh) 用於底層金屬上之完全著底通孔之選擇性蝕刻停止封蓋及選擇性通孔開口之方法及裝置