SG144148A1 - Stabilized photoresist structure for etching process - Google Patents
Stabilized photoresist structure for etching processInfo
- Publication number
- SG144148A1 SG144148A1 SG200804363-0A SG2008043630A SG144148A1 SG 144148 A1 SG144148 A1 SG 144148A1 SG 2008043630 A SG2008043630 A SG 2008043630A SG 144148 A1 SG144148 A1 SG 144148A1
- Authority
- SG
- Singapore
- Prior art keywords
- mask
- widths
- etched
- spaces
- etching process
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 3
- 238000005530 etching Methods 0.000 title abstract 2
- 229920002120 photoresistant polymer Polymers 0.000 title abstract 2
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D99/00—Subject matter not provided for in other groups of this subclass
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
- Y10S438/949—Energy beam treating radiation resist on semiconductor
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/076,087 US7241683B2 (en) | 2005-03-08 | 2005-03-08 | Stabilized photoresist structure for etching process |
| US11/223,363 US7491647B2 (en) | 2005-03-08 | 2005-09-09 | Etch with striation control |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| SG144148A1 true SG144148A1 (en) | 2008-07-29 |
Family
ID=36782308
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| SG200804363-0A SG144148A1 (en) | 2005-03-08 | 2006-03-02 | Stabilized photoresist structure for etching process |
Country Status (8)
| Country | Link |
|---|---|
| US (2) | US7491647B2 (enExample) |
| EP (1) | EP1856717A2 (enExample) |
| JP (2) | JP5070196B2 (enExample) |
| KR (2) | KR101274382B1 (enExample) |
| IL (1) | IL185743A (enExample) |
| SG (1) | SG144148A1 (enExample) |
| TW (1) | TWI396938B (enExample) |
| WO (1) | WO2006096528A2 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7682516B2 (en) | 2005-10-05 | 2010-03-23 | Lam Research Corporation | Vertical profile fixing |
Families Citing this family (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7273815B2 (en) * | 2005-08-18 | 2007-09-25 | Lam Research Corporation | Etch features with reduced line edge roughness |
| US7264743B2 (en) * | 2006-01-23 | 2007-09-04 | Lam Research Corporation | Fin structure formation |
| US7491343B2 (en) * | 2006-09-14 | 2009-02-17 | Lam Research Corporation | Line end shortening reduction during etch |
| US7309646B1 (en) | 2006-10-10 | 2007-12-18 | Lam Research Corporation | De-fluoridation process |
| US7902073B2 (en) * | 2006-12-14 | 2011-03-08 | Lam Research Corporation | Glue layer for hydrofluorocarbon etch |
| US8283255B2 (en) * | 2007-05-24 | 2012-10-09 | Lam Research Corporation | In-situ photoresist strip during plasma etching of active hard mask |
| US7981812B2 (en) * | 2007-07-08 | 2011-07-19 | Applied Materials, Inc. | Methods for forming ultra thin structures on a substrate |
| US20100330805A1 (en) * | 2007-11-02 | 2010-12-30 | Kenny Linh Doan | Methods for forming high aspect ratio features on a substrate |
| US20090191711A1 (en) * | 2008-01-30 | 2009-07-30 | Ying Rui | Hardmask open process with enhanced cd space shrink and reduction |
| KR101025741B1 (ko) * | 2008-09-02 | 2011-04-04 | 주식회사 하이닉스반도체 | 수직 채널 트랜지스터의 활성필라 제조방법 |
| JP5260356B2 (ja) | 2009-03-05 | 2013-08-14 | 東京エレクトロン株式会社 | 基板処理方法 |
| JP5662079B2 (ja) * | 2010-02-24 | 2015-01-28 | 東京エレクトロン株式会社 | エッチング処理方法 |
| US9373521B2 (en) | 2010-02-24 | 2016-06-21 | Tokyo Electron Limited | Etching processing method |
| US8304262B2 (en) * | 2011-02-17 | 2012-11-06 | Lam Research Corporation | Wiggling control for pseudo-hardmask |
| KR101867998B1 (ko) * | 2011-06-14 | 2018-06-15 | 삼성전자주식회사 | 패턴 형성 방법 |
| WO2013145509A1 (ja) * | 2012-03-27 | 2013-10-03 | シャープ株式会社 | ウエハ処理方法、ウエハ処理装置および半導体発光素子の製造方法 |
| WO2015031163A1 (en) | 2013-08-27 | 2015-03-05 | Tokyo Electron Limited | Method for laterally trimming a hardmask |
| US9269587B2 (en) | 2013-09-06 | 2016-02-23 | Applied Materials, Inc. | Methods for etching materials using synchronized RF pulses |
| GB201322931D0 (en) | 2013-12-23 | 2014-02-12 | Spts Technologies Ltd | Method of etching |
| US9659771B2 (en) * | 2015-06-11 | 2017-05-23 | Applied Materials, Inc. | Conformal strippable carbon film for line-edge-roughness reduction for advanced patterning |
| US9922839B2 (en) * | 2015-06-23 | 2018-03-20 | Lam Research Corporation | Low roughness EUV lithography |
| US9852924B1 (en) * | 2016-08-24 | 2017-12-26 | Lam Research Corporation | Line edge roughness improvement with sidewall sputtering |
| JP6877290B2 (ja) * | 2017-08-03 | 2021-05-26 | 東京エレクトロン株式会社 | 被処理体を処理する方法 |
| US10727045B2 (en) * | 2017-09-29 | 2020-07-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for manufacturing a semiconductor device |
| US10734238B2 (en) * | 2017-11-21 | 2020-08-04 | Lam Research Corporation | Atomic layer deposition and etch in a single plasma chamber for critical dimension control |
| US11114306B2 (en) | 2018-09-17 | 2021-09-07 | Applied Materials, Inc. | Methods for depositing dielectric material |
| JP7323409B2 (ja) * | 2019-10-01 | 2023-08-08 | 東京エレクトロン株式会社 | 基板処理方法、及び、プラズマ処理装置 |
| JP2021174902A (ja) * | 2020-04-27 | 2021-11-01 | 東京エレクトロン株式会社 | 処理方法及び基板処理装置 |
| JP7320554B2 (ja) * | 2021-04-27 | 2023-08-03 | 株式会社アルバック | エッチング方法 |
| CN120809574B (zh) * | 2025-09-16 | 2025-11-21 | 上海邦芯半导体科技有限公司 | 硬掩膜刻蚀方法及刻蚀设备 |
Family Cites Families (62)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3437863B2 (ja) * | 1993-01-18 | 2003-08-18 | 株式会社半導体エネルギー研究所 | Mis型半導体装置の作製方法 |
| JPS5378170A (en) * | 1976-12-22 | 1978-07-11 | Toshiba Corp | Continuous processor for gas plasma etching |
| US4414059A (en) * | 1982-12-09 | 1983-11-08 | International Business Machines Corporation | Far UV patterning of resist materials |
| JPS6313334A (ja) | 1986-07-04 | 1988-01-20 | Hitachi Ltd | ドライエツチング方法 |
| KR900007687B1 (ko) * | 1986-10-17 | 1990-10-18 | 가부시기가이샤 히다찌세이사꾸쇼 | 플라즈마처리방법 및 장치 |
| JPH0219852A (ja) * | 1988-07-07 | 1990-01-23 | Matsushita Electric Ind Co Ltd | レジスト処理方法 |
| US5328810A (en) * | 1990-05-07 | 1994-07-12 | Micron Technology, Inc. | Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process |
| US5273609A (en) * | 1990-09-12 | 1993-12-28 | Texas Instruments Incorporated | Method and apparatus for time-division plasma chopping in a multi-channel plasma processing equipment |
| DE4241045C1 (de) * | 1992-12-05 | 1994-05-26 | Bosch Gmbh Robert | Verfahren zum anisotropen Ätzen von Silicium |
| US5296410A (en) * | 1992-12-16 | 1994-03-22 | Samsung Electronics Co., Ltd. | Method for separating fine patterns of a semiconductor device |
| JPH07226397A (ja) | 1994-02-10 | 1995-08-22 | Tokyo Electron Ltd | エッチング処理方法 |
| DE4317623C2 (de) * | 1993-05-27 | 2003-08-21 | Bosch Gmbh Robert | Verfahren und Vorrichtung zum anisotropen Plasmaätzen von Substraten und dessen Verwendung |
| US5562801A (en) * | 1994-04-28 | 1996-10-08 | Cypress Semiconductor Corporation | Method of etching an oxide layer |
| JPH0936089A (ja) | 1995-07-19 | 1997-02-07 | Toshiba Corp | アッシング方法及びその装置 |
| GB9616225D0 (en) * | 1996-08-01 | 1996-09-11 | Surface Tech Sys Ltd | Method of surface treatment of semiconductor substrates |
| EP1357584A3 (en) * | 1996-08-01 | 2005-01-12 | Surface Technology Systems Plc | Method of surface treatment of semiconductor substrates |
| DE19641288A1 (de) * | 1996-10-07 | 1998-04-09 | Bosch Gmbh Robert | Verfahren zum anisotropen Plasmaätzen verschiedener Substrate |
| US5882535A (en) * | 1997-02-04 | 1999-03-16 | Micron Technology, Inc. | Method for forming a hole in a semiconductor device |
| DE19706682C2 (de) * | 1997-02-20 | 1999-01-14 | Bosch Gmbh Robert | Anisotropes fluorbasiertes Plasmaätzverfahren für Silizium |
| US6153490A (en) * | 1997-07-01 | 2000-11-28 | Texas Instruments Incorporated | Method for forming integrated circuit capacitor and memory |
| DE19730644C1 (de) * | 1997-07-17 | 1998-11-19 | Bosch Gmbh Robert | Verfahren zum Erkennen des Übergangs unterschiedlicher Materialien in Halbleiterstrukturen bei einer anisotropen Tiefenätzung |
| US6187685B1 (en) * | 1997-08-01 | 2001-02-13 | Surface Technology Systems Limited | Method and apparatus for etching a substrate |
| DE19734278C1 (de) * | 1997-08-07 | 1999-02-25 | Bosch Gmbh Robert | Vorrichtung zum anisotropen Ätzen von Substraten |
| DE19736370C2 (de) * | 1997-08-21 | 2001-12-06 | Bosch Gmbh Robert | Verfahren zum anisotropen Ätzen von Silizium |
| US5942446A (en) * | 1997-09-12 | 1999-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fluorocarbon polymer layer deposition predominant pre-etch plasma etch method for forming patterned silicon containing dielectric layer |
| US6074959A (en) * | 1997-09-19 | 2000-06-13 | Applied Materials, Inc. | Method manifesting a wide process window and using hexafluoropropane or other hydrofluoropropanes to selectively etch oxide |
| US5849639A (en) * | 1997-11-26 | 1998-12-15 | Lucent Technologies Inc. | Method for removing etching residues and contaminants |
| KR100520148B1 (ko) * | 1997-12-31 | 2006-05-12 | 주식회사 하이닉스반도체 | 신규한바이시클로알켄유도체와이를이용한포토레지스트중합체및이중합체를함유한포토레지스트조성물 |
| US6387287B1 (en) * | 1998-03-27 | 2002-05-14 | Applied Materials, Inc. | Process for etching oxide using a hexafluorobutadiene and manifesting a wide process window |
| US6071822A (en) * | 1998-06-08 | 2000-06-06 | Plasma-Therm, Inc. | Etching process for producing substantially undercut free silicon on insulator structures |
| US6025255A (en) * | 1998-06-25 | 2000-02-15 | Vanguard International Semiconductor Corporation | Two-step etching process for forming self-aligned contacts |
| US6211092B1 (en) * | 1998-07-09 | 2001-04-03 | Applied Materials, Inc. | Counterbore dielectric plasma etch process particularly useful for dual damascene |
| US6406995B1 (en) * | 1998-09-30 | 2002-06-18 | Intel Corporation | Pattern-sensitive deposition for damascene processing |
| US6100200A (en) * | 1998-12-21 | 2000-08-08 | Advanced Technology Materials, Inc. | Sputtering process for the conformal deposition of a metallization or insulating layer |
| TWI224557B (en) * | 1999-04-26 | 2004-12-01 | United Microelectronics Corp | Etching process for low-k organic film |
| US6316169B1 (en) * | 1999-06-25 | 2001-11-13 | Lam Research Corporation | Methods for reducing profile variation in photoresist trimming |
| US6235453B1 (en) | 1999-07-07 | 2001-05-22 | Advanced Micro Devices, Inc. | Low-k photoresist removal process |
| KR100327346B1 (ko) * | 1999-07-20 | 2002-03-06 | 윤종용 | 선택적 폴리머 증착을 이용한 플라즈마 식각방법 및 이를이용한 콘택홀 형성방법 |
| US6368974B1 (en) * | 1999-08-02 | 2002-04-09 | United Microelectronics Corp. | Shrinking equal effect critical dimension of mask by in situ polymer deposition and etching |
| WO2001029879A2 (en) | 1999-10-20 | 2001-04-26 | Mattson Technology, Inc. | Systems and methods for photoresist strip and residue treatment in integrated circuit manufacturing |
| US6326307B1 (en) * | 1999-11-15 | 2001-12-04 | Appllied Materials, Inc. | Plasma pretreatment of photoresist in an oxide etch process |
| US6569774B1 (en) * | 2000-08-31 | 2003-05-27 | Micron Technology, Inc. | Method to eliminate striations and surface roughness caused by dry etch |
| US6403491B1 (en) * | 2000-11-01 | 2002-06-11 | Applied Materials, Inc. | Etch method using a dielectric etch chamber with expanded process window |
| DE10059836A1 (de) | 2000-12-01 | 2002-06-13 | Infineon Technologies Ag | Verfahren zur Strukturierung dielektrischer Schichten |
| DE10101734C2 (de) * | 2001-01-16 | 2003-04-24 | Osram Opto Semiconductors Gmbh | Verfahren zum Ausbilden einer Ätzmaske auf einem Substrat |
| TW502300B (en) * | 2001-09-28 | 2002-09-11 | Macronix Int Co Ltd | Method of reducing pattern spacing or opening dimension |
| US6656282B2 (en) * | 2001-10-11 | 2003-12-02 | Moohan Co., Ltd. | Atomic layer deposition apparatus and process using remote plasma |
| US6750150B2 (en) * | 2001-10-18 | 2004-06-15 | Macronix International Co., Ltd. | Method for reducing dimensions between patterns on a photoresist |
| KR100448714B1 (ko) * | 2002-04-24 | 2004-09-13 | 삼성전자주식회사 | 다층 나노라미네이트 구조를 갖는 반도체 장치의 절연막및 그의 형성방법 |
| US6713396B2 (en) * | 2002-04-29 | 2004-03-30 | Hewlett-Packard Development Company, L.P. | Method of fabricating high density sub-lithographic features on a substrate |
| US6924191B2 (en) * | 2002-06-20 | 2005-08-02 | Applied Materials, Inc. | Method for fabricating a gate structure of a field effect transistor |
| JP3878577B2 (ja) * | 2003-06-06 | 2007-02-07 | 株式会社東芝 | 半導体装置の製造方法 |
| US7169695B2 (en) * | 2002-10-11 | 2007-01-30 | Lam Research Corporation | Method for forming a dual damascene structure |
| US6833325B2 (en) * | 2002-10-11 | 2004-12-21 | Lam Research Corporation | Method for plasma etching performance enhancement |
| US7090967B2 (en) * | 2002-12-30 | 2006-08-15 | Infineon Technologies Ag | Pattern transfer in device fabrication |
| US6780708B1 (en) * | 2003-03-05 | 2004-08-24 | Advanced Micro Devices, Inc. | Method of forming core and periphery gates including two critical masking steps to form a hard mask in a core region that includes a critical dimension less than achievable at a resolution limit of lithography |
| US7294580B2 (en) * | 2003-04-09 | 2007-11-13 | Lam Research Corporation | Method for plasma stripping using periodic modulation of gas chemistry and hydrocarbon addition |
| US6916746B1 (en) * | 2003-04-09 | 2005-07-12 | Lam Research Corporation | Method for plasma etching using periodic modulation of gas chemistry |
| US7250371B2 (en) * | 2003-08-26 | 2007-07-31 | Lam Research Corporation | Reduction of feature critical dimensions |
| JP4538209B2 (ja) * | 2003-08-28 | 2010-09-08 | 株式会社日立ハイテクノロジーズ | 半導体装置の製造方法 |
| US7298004B2 (en) * | 2004-11-30 | 2007-11-20 | Infineon Technologies Ag | Charge-trapping memory cell and method for production |
| US20060134917A1 (en) * | 2004-12-16 | 2006-06-22 | Lam Research Corporation | Reduction of etch mask feature critical dimensions |
-
2005
- 2005-09-09 US US11/223,363 patent/US7491647B2/en not_active Expired - Fee Related
-
2006
- 2006-03-02 WO PCT/US2006/007643 patent/WO2006096528A2/en not_active Ceased
- 2006-03-02 EP EP06736891A patent/EP1856717A2/en not_active Withdrawn
- 2006-03-02 JP JP2008500771A patent/JP5070196B2/ja not_active Expired - Fee Related
- 2006-03-02 KR KR1020077022854A patent/KR101274382B1/ko not_active Expired - Fee Related
- 2006-03-02 KR KR1020137001215A patent/KR101338841B1/ko not_active Expired - Fee Related
- 2006-03-02 SG SG200804363-0A patent/SG144148A1/en unknown
- 2006-03-07 TW TW095107616A patent/TWI396938B/zh not_active IP Right Cessation
-
2007
- 2007-09-05 IL IL185743A patent/IL185743A/en not_active IP Right Cessation
-
2009
- 2009-01-06 US US12/349,142 patent/US20090121324A1/en not_active Abandoned
-
2012
- 2012-05-10 JP JP2012108728A patent/JP2012151510A/ja not_active Withdrawn
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7682516B2 (en) | 2005-10-05 | 2010-03-23 | Lam Research Corporation | Vertical profile fixing |
Also Published As
| Publication number | Publication date |
|---|---|
| JP5070196B2 (ja) | 2012-11-07 |
| IL185743A (en) | 2010-12-30 |
| KR20070116076A (ko) | 2007-12-06 |
| KR101274382B1 (ko) | 2013-06-14 |
| KR20130025942A (ko) | 2013-03-12 |
| WO2006096528A2 (en) | 2006-09-14 |
| EP1856717A2 (en) | 2007-11-21 |
| JP2012151510A (ja) | 2012-08-09 |
| US7491647B2 (en) | 2009-02-17 |
| IL185743A0 (en) | 2008-01-06 |
| JP2008538857A (ja) | 2008-11-06 |
| WO2006096528A3 (en) | 2006-12-07 |
| TW200702900A (en) | 2007-01-16 |
| US20090121324A1 (en) | 2009-05-14 |
| TWI396938B (zh) | 2013-05-21 |
| KR101338841B1 (ko) | 2013-12-06 |
| US20060194439A1 (en) | 2006-08-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| SG144148A1 (en) | Stabilized photoresist structure for etching process | |
| TW200707580A (en) | Reduction of feature critical dimensions using multiple masks | |
| TW200702903A (en) | Multiple mask process with etch mask stack | |
| TW200709277A (en) | Critical dimension reduction and roughness control | |
| TW200746258A (en) | Patterning sub-lithographic features with variable widths | |
| TW200641519A (en) | Reduction of etch mask feature critical dimensions | |
| EP2074648A4 (en) | DEFLUORATION PROCESS | |
| TW201129882A (en) | Method and system for patterning a substrate | |
| TW200802536A (en) | Method of manufacturing semiconductor device | |
| WO2010002683A3 (en) | Method for fabricating high density pillar structures by double patterning using positive photoresist | |
| TW200629412A (en) | Method for defining a feature on a substrate | |
| WO2011087874A3 (en) | Method of controlling trench microloading using plasma pulsing | |
| TW200834245A (en) | Method for manufacturing semiconductor device with four-layered laminate | |
| WO2009062123A3 (en) | Pitch reduction using oxide spacer | |
| WO2010135120A3 (en) | Selective self-aligned double patterning of regions in an integrated circuit device | |
| WO2005050700A3 (en) | Line edge roughness reduction for trench etch | |
| TW200612494A (en) | Method for bilayer resist plasma etch | |
| TWI264065B (en) | Method for fabricating semiconductor device capable of decreasing critical dimension in peripheral region | |
| TW200729332A (en) | Vertical profile fixing | |
| WO2004071153A3 (en) | Method of forming sub-micron-size structures over a substrate | |
| WO2006104655A3 (en) | Etch with photoresist mask | |
| TWI268545B (en) | Method of forming semiconductor structures | |
| WO2009142947A3 (en) | Helium descumming | |
| TW200717663A (en) | Method of forming gate electrode structures | |
| TW200733189A (en) | Method for manufacturing semiconductor device |