SE504636C2 - Universell sändaranordning - Google Patents
Universell sändaranordningInfo
- Publication number
- SE504636C2 SE504636C2 SE9502715A SE9502715A SE504636C2 SE 504636 C2 SE504636 C2 SE 504636C2 SE 9502715 A SE9502715 A SE 9502715A SE 9502715 A SE9502715 A SE 9502715A SE 504636 C2 SE504636 C2 SE 504636C2
- Authority
- SE
- Sweden
- Prior art keywords
- transmitter device
- mos transistors
- mos
- mos transistor
- voltage
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/028—Arrangements specific to the transmitter end
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/04—Modifications for accelerating switching
- H03K17/041—Modifications for accelerating switching without feedback from the output circuit to the control circuit
- H03K17/0416—Modifications for accelerating switching without feedback from the output circuit to the control circuit by measures taken in the output circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0008—Arrangements for reducing power consumption
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/017581—Coupling arrangements; Interface arrangements programmable
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018557—Coupling arrangements; Impedance matching circuits
- H03K19/018571—Coupling arrangements; Impedance matching circuits of complementary type, e.g. CMOS
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0272—Arrangements for coupling to multiple lines, e.g. for differential transmission
Priority Applications (13)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE9502715A SE504636C2 (sv) | 1995-07-27 | 1995-07-27 | Universell sändaranordning |
DE19601386A DE19601386C2 (de) | 1995-07-27 | 1996-01-16 | Ausgangspufferschaltkreis |
CN96196951A CN1099162C (zh) | 1995-07-27 | 1996-07-24 | 通用的发送器装置 |
MX9800634A MX9800634A (es) | 1995-07-27 | 1996-07-24 | Dispositivo emisor universal. |
KR10-1998-0700547A KR100386929B1 (ko) | 1995-07-27 | 1996-07-24 | 일반적인송신기장치 |
AU65389/96A AU717718B2 (en) | 1995-07-27 | 1996-07-24 | Universal sender device |
EP96925233A EP0840954A2 (en) | 1995-07-27 | 1996-07-24 | Universal sender device |
BR9609956A BR9609956A (pt) | 1995-07-27 | 1996-07-24 | Dispositivo emissor |
PCT/SE1996/000965 WO1997005701A2 (en) | 1995-07-27 | 1996-07-24 | Universal sender device |
JP9507521A JPH11510338A (ja) | 1995-07-27 | 1996-07-24 | ユニバーサル送信器デバイス |
CA002227890A CA2227890A1 (en) | 1995-07-27 | 1996-07-24 | Universal sender device |
KR10-1998-0705490A KR100406246B1 (ko) | 1995-07-27 | 1996-12-23 | 출력버퍼회로 |
US09/015,549 US5994921A (en) | 1995-07-27 | 1998-01-29 | Universal sender device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE9502715A SE504636C2 (sv) | 1995-07-27 | 1995-07-27 | Universell sändaranordning |
Publications (3)
Publication Number | Publication Date |
---|---|
SE9502715D0 SE9502715D0 (sv) | 1995-07-27 |
SE9502715L SE9502715L (sv) | 1997-01-28 |
SE504636C2 true SE504636C2 (sv) | 1997-03-24 |
Family
ID=20399084
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SE9502715A SE504636C2 (sv) | 1995-07-27 | 1995-07-27 | Universell sändaranordning |
Country Status (12)
Country | Link |
---|---|
US (1) | US5994921A (zh) |
EP (1) | EP0840954A2 (zh) |
JP (1) | JPH11510338A (zh) |
KR (2) | KR100386929B1 (zh) |
CN (1) | CN1099162C (zh) |
AU (1) | AU717718B2 (zh) |
BR (1) | BR9609956A (zh) |
CA (1) | CA2227890A1 (zh) |
DE (1) | DE19601386C2 (zh) |
MX (1) | MX9800634A (zh) |
SE (1) | SE504636C2 (zh) |
WO (1) | WO1997005701A2 (zh) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU1378797A (en) * | 1996-01-16 | 1997-08-11 | Telefonaktiebolaget Lm Ericsson (Publ) | Output buffer switching circuit |
US6175952B1 (en) * | 1997-05-27 | 2001-01-16 | Altera Corporation | Technique of fabricating integrated circuits having interfaces compatible with different operating voltage conditions |
DE19803796B4 (de) * | 1998-01-30 | 2006-10-26 | Telefonaktiebolaget Lm Ericsson (Publ) | Ausgangspuffer zum Ansteuern einer symmetrischen Übertragungsleitung |
US7196556B1 (en) * | 1998-07-02 | 2007-03-27 | Altera Corporation | Programmable logic integrated circuit devices with low voltage differential signaling capabilities |
US6130548A (en) * | 1999-07-09 | 2000-10-10 | Motorola Inc. | Signal converting receiver having constant hysteresis, and method therefor |
US6600338B1 (en) * | 2001-05-04 | 2003-07-29 | Rambus, Inc. | Apparatus and method for level-shifting input receiver circuit from high external voltage to low internal supply voltage |
US6566911B1 (en) * | 2001-05-18 | 2003-05-20 | Pixelworks, Inc. | Multiple-mode CMOS I/O cell |
US6529050B1 (en) * | 2001-08-20 | 2003-03-04 | National Semiconductor Corporation | High-speed clock buffer that has a substantially reduced crowbar current |
JP4721578B2 (ja) * | 2001-09-07 | 2011-07-13 | ルネサスエレクトロニクス株式会社 | ドライバ回路 |
US7702293B2 (en) * | 2001-11-02 | 2010-04-20 | Nokia Corporation | Multi-mode I/O circuitry supporting low interference signaling schemes for high speed digital interfaces |
DE10155526C2 (de) * | 2001-11-12 | 2003-09-04 | Infineon Technologies Ag | LVDS-Treiber für kleine Versorungsspannungen |
US7362146B2 (en) * | 2005-07-25 | 2008-04-22 | Steven Mark Macaluso | Large supply range differential line driver |
US20070103204A1 (en) * | 2005-11-10 | 2007-05-10 | X-Emi, Inc. | Method and apparatus for conversion between quasi differential signaling and true differential signaling |
US8653853B1 (en) * | 2006-12-31 | 2014-02-18 | Altera Corporation | Differential interfaces for power domain crossings |
JP5971113B2 (ja) | 2012-12-26 | 2016-08-17 | 富士通株式会社 | 差動信号スキュー調整方法および送信回路 |
US8791743B1 (en) * | 2013-02-18 | 2014-07-29 | Apple Inc. | Balanced level shifter with wide operation range |
TWI610314B (zh) * | 2014-03-10 | 2018-01-01 | Toshiba Memory Corp | 半導體積體電路裝置 |
KR102143197B1 (ko) | 2020-03-11 | 2020-08-11 | (주)에프엠코퍼레이션 | 리프트 기능을 갖는 자동차용 쇼링장치 |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4408135A (en) * | 1979-12-26 | 1983-10-04 | Tokyo Shibaura Denki Kabushiki Kaisha | Multi-level signal generating circuit |
JPS5942690A (ja) * | 1982-09-03 | 1984-03-09 | Toshiba Corp | 半導体記憶装置 |
US4527081A (en) * | 1983-02-11 | 1985-07-02 | The United States Of America As Represented By The Scretary Of The Army | Overshoot predriven semi-asynchronous driver |
JPS61294931A (ja) * | 1985-06-21 | 1986-12-25 | Mitsubishi Electric Corp | 半導体装置およびデ−タ伝送路 |
US5179293A (en) * | 1988-11-28 | 1993-01-12 | Analog Devices, Inc. | Bipolar output stage switching circuit |
JP2902016B2 (ja) * | 1989-11-21 | 1999-06-07 | 株式会社日立製作所 | 信号伝送方法および回路 |
US5263049A (en) * | 1990-02-15 | 1993-11-16 | Advanced Micro Devices Inc. | Method and apparatus for CMOS differential drive having a rapid turn off |
JPH0435224A (ja) * | 1990-05-28 | 1992-02-06 | Nec Corp | 半導体装置 |
JP2943542B2 (ja) * | 1992-11-25 | 1999-08-30 | 株式会社デンソー | 差動型データ伝送装置 |
JPH06188718A (ja) * | 1992-12-15 | 1994-07-08 | Mitsubishi Electric Corp | 半導体集積回路装置 |
US5319259A (en) * | 1992-12-22 | 1994-06-07 | National Semiconductor Corp. | Low voltage input and output circuits with overvoltage protection |
SE515490C2 (sv) * | 1993-12-03 | 2001-08-13 | Ericsson Telefon Ab L M | Signaleringssystem |
JPH07249975A (ja) * | 1994-03-10 | 1995-09-26 | Fujitsu Ltd | 状態遷移時間制御型差動出力回路 |
SE503568C2 (sv) * | 1994-03-23 | 1996-07-08 | Ericsson Telefon Ab L M | Signalmottagande och signalbehandlande enhet |
FI945346A (fi) * | 1994-11-14 | 1996-05-15 | Finland Telecom Oy | Menetelmä ja järjestelmä puhelukustannusten perimiseksi |
JPH08251010A (ja) * | 1995-03-10 | 1996-09-27 | Mitsubishi Electric Corp | 半導体装置 |
DE19510947C1 (de) * | 1995-03-25 | 1996-11-28 | Hella Kg Hueck & Co | Schaltungsanordnung zum Betrieb in verschiedenen Betriebsspannungsbereichen |
US5585744A (en) * | 1995-10-13 | 1996-12-17 | Cirrus Logic, Inc. | Circuits systems and methods for reducing power loss during transfer of data across a conductive line |
-
1995
- 1995-07-27 SE SE9502715A patent/SE504636C2/sv not_active IP Right Cessation
-
1996
- 1996-01-16 DE DE19601386A patent/DE19601386C2/de not_active Expired - Lifetime
- 1996-07-24 AU AU65389/96A patent/AU717718B2/en not_active Ceased
- 1996-07-24 WO PCT/SE1996/000965 patent/WO1997005701A2/en active IP Right Grant
- 1996-07-24 CN CN96196951A patent/CN1099162C/zh not_active Expired - Fee Related
- 1996-07-24 KR KR10-1998-0700547A patent/KR100386929B1/ko not_active IP Right Cessation
- 1996-07-24 EP EP96925233A patent/EP0840954A2/en not_active Withdrawn
- 1996-07-24 CA CA002227890A patent/CA2227890A1/en not_active Abandoned
- 1996-07-24 JP JP9507521A patent/JPH11510338A/ja active Pending
- 1996-07-24 BR BR9609956A patent/BR9609956A/pt not_active Application Discontinuation
- 1996-07-24 MX MX9800634A patent/MX9800634A/es unknown
- 1996-12-23 KR KR10-1998-0705490A patent/KR100406246B1/ko not_active IP Right Cessation
-
1998
- 1998-01-29 US US09/015,549 patent/US5994921A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
SE9502715L (sv) | 1997-01-28 |
WO1997005701A2 (en) | 1997-02-13 |
BR9609956A (pt) | 1999-02-02 |
WO1997005701A3 (en) | 1997-04-17 |
MX9800634A (es) | 1998-04-30 |
KR100386929B1 (ko) | 2003-08-25 |
KR19990077343A (ko) | 1999-10-25 |
EP0840954A2 (en) | 1998-05-13 |
JPH11510338A (ja) | 1999-09-07 |
CN1099162C (zh) | 2003-01-15 |
AU6538996A (en) | 1997-02-26 |
KR19990035886A (ko) | 1999-05-25 |
SE9502715D0 (sv) | 1995-07-27 |
CA2227890A1 (en) | 1997-02-13 |
KR100406246B1 (ko) | 2004-04-03 |
CN1196142A (zh) | 1998-10-14 |
DE19601386C2 (de) | 1998-01-29 |
AU717718B2 (en) | 2000-03-30 |
US5994921A (en) | 1999-11-30 |
DE19601386A1 (de) | 1997-01-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SE504636C2 (sv) | Universell sändaranordning | |
US8952725B2 (en) | Low voltage differential signal driving circuit and electronic device compatible with wired transmission | |
KR19980024058A (ko) | 저 소비전력으로 2진 논리신호를 전송하는 인터페이스 회로 및 방법 | |
US3959666A (en) | Logic level translator | |
MXPA98000634A (en) | Univer issuing device | |
US4385394A (en) | Universal interface for data communication systems | |
US5485116A (en) | Power diverting circuit | |
US5142168A (en) | Emitter-coupled logic balanced signal transmission circuit | |
US3381089A (en) | Data transmission apparatus | |
US6359490B1 (en) | Clamping circuit and interface circuit therefor | |
US4682058A (en) | Three-state logic circuit for wire-ORing to a data bus | |
KR920007097B1 (ko) | 제어된 사다리꼴 회전율을 갖는 버스 전송기 | |
AU608822B2 (en) | Bus transmitter having controlled trapezoidal slew rate | |
US4031477A (en) | System for transferring four commands over a single conductor utilizing dual threshold logic gates | |
US6664815B2 (en) | Output driver circuit with current detection | |
SE503568C2 (sv) | Signalmottagande och signalbehandlande enhet | |
US3983324A (en) | Full duplex driver/receiver | |
JP2000307413A (ja) | 電圧変換回路及び通信回路網 | |
US6229380B1 (en) | Output buffer switching circuit | |
US10999107B1 (en) | Voltage mode transmitter | |
EP0438228A2 (en) | Switching of logic data signals | |
EP0699322B1 (en) | Control module for reducing ringing in digital signals on a transmission line | |
CN217935590U (zh) | 隔离上拉电路 | |
US10360174B1 (en) | Universal serial bus circuit | |
US10897252B1 (en) | Methods and apparatus for an auxiliary channel |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
NUG | Patent has lapsed |
Ref document number: 9502715-7 Format of ref document f/p: F |