SE0004115D0 - An arangement for capturing data - Google Patents
An arangement for capturing dataInfo
- Publication number
- SE0004115D0 SE0004115D0 SE0004115A SE0004115A SE0004115D0 SE 0004115 D0 SE0004115 D0 SE 0004115D0 SE 0004115 A SE0004115 A SE 0004115A SE 0004115 A SE0004115 A SE 0004115A SE 0004115 D0 SE0004115 D0 SE 0004115D0
- Authority
- SE
- Sweden
- Prior art keywords
- clock
- phase
- data
- clock signal
- arrangement
- Prior art date
Links
- 230000007704 transition Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
- H03L7/0995—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
- H03L7/0996—Selecting a signal among the plurality of phase-shifted signals produced by the ring oscillator
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Ultra Sonic Daignosis Equipment (AREA)
- Indicating And Signalling Devices For Elevators (AREA)
- Finger-Pressure Massage (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Apparatus For Radiation Diagnosis (AREA)
- Burglar Alarm Systems (AREA)
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| SE0004115A SE519113C2 (sv) | 2000-11-10 | 2000-11-10 | Anordning för fångning av data |
| TW090100735A TWI234929B (en) | 2000-11-10 | 2001-01-12 | An arrangement for capturing data |
| DE60126316T DE60126316T2 (de) | 2000-11-10 | 2001-09-24 | Anordnung zur erfassung von daten |
| AT01970444T ATE352919T1 (de) | 2000-11-10 | 2001-09-24 | Anordnung zur erfassung von daten |
| PCT/SE2001/002045 WO2002039652A1 (en) | 2000-11-10 | 2001-09-24 | An arrangement for capturing data |
| AU2001290445A AU2001290445A1 (en) | 2000-11-10 | 2001-09-24 | An arrangement for capturing data |
| EP01970444A EP1336270B1 (en) | 2000-11-10 | 2001-09-24 | An arrangement for capturing data |
| US09/986,460 US6973149B2 (en) | 2000-11-10 | 2001-11-08 | Arrangement for capturing data |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| SE0004115A SE519113C2 (sv) | 2000-11-10 | 2000-11-10 | Anordning för fångning av data |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| SE0004115D0 true SE0004115D0 (sv) | 2000-11-10 |
| SE0004115L SE0004115L (sv) | 2002-05-11 |
| SE519113C2 SE519113C2 (sv) | 2003-01-14 |
Family
ID=20281771
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| SE0004115A SE519113C2 (sv) | 2000-11-10 | 2000-11-10 | Anordning för fångning av data |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US6973149B2 (sv) |
| EP (1) | EP1336270B1 (sv) |
| AT (1) | ATE352919T1 (sv) |
| AU (1) | AU2001290445A1 (sv) |
| DE (1) | DE60126316T2 (sv) |
| SE (1) | SE519113C2 (sv) |
| TW (1) | TWI234929B (sv) |
| WO (1) | WO2002039652A1 (sv) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003202936A (ja) * | 2002-01-08 | 2003-07-18 | Mitsubishi Electric Corp | 半導体集積回路 |
| JP4031671B2 (ja) * | 2002-06-11 | 2008-01-09 | 松下電器産業株式会社 | クロックリカバリ回路 |
| US7246018B1 (en) * | 2003-12-22 | 2007-07-17 | Marvell International Ltd. | Interpolator testing circuit |
| US7436921B1 (en) * | 2004-11-05 | 2008-10-14 | Rockwell Collins, Inc. | Frequency sampling phase detector |
| US7599457B2 (en) * | 2005-08-08 | 2009-10-06 | Lattice Semiconductor Corporation | Clock-and-data-recovery system having a multi-phase clock generator for one or more channel circuits |
| TWI316329B (en) * | 2006-04-26 | 2009-10-21 | Realtek Semiconductor Corp | Phase selector, data receiving device, data transmitting device utilizing phase selector and clock-selecting method |
| KR101466850B1 (ko) * | 2008-12-29 | 2014-12-11 | 주식회사 동부하이텍 | 데이터 전송 장치 |
| CN104135413B (zh) * | 2014-07-29 | 2017-06-13 | 北京航天自动控制研究所 | 一种适用于多点互联应用场合的高速串行总线采样系统 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5090024A (en) * | 1989-08-23 | 1992-02-18 | Intellon Corporation | Spread spectrum communications system for networks |
| KR960002463B1 (ko) * | 1993-12-11 | 1996-02-17 | 한국전기통신공사 | 고속데이타 전송에서의 디지틀 데이타 리타이밍 장치 |
| JP2991023B2 (ja) * | 1993-12-28 | 1999-12-20 | 株式会社日立製作所 | データ送信装置、データ送受信装置及びシステム |
| US5557225A (en) * | 1994-12-30 | 1996-09-17 | Intel Corporation | Pulsed flip-flop circuit |
| US6002685A (en) * | 1996-12-04 | 1999-12-14 | Alcatel Usa Sourcing, L.P. | Time slot interchanger and digital communications terminal for ISDN D-channel assembly |
| US5905734A (en) * | 1996-12-04 | 1999-05-18 | Alcatel Usa Sourcing, L.P. | Time slot interchanger and digital communications terminal for ISDN D-channel assembly |
| JP3072833B2 (ja) * | 1997-05-23 | 2000-08-07 | 日本電気株式会社 | ディジタルpll回路 |
| US6262611B1 (en) * | 1999-06-24 | 2001-07-17 | Nec Corporation | High-speed data receiving circuit and method |
| US7289543B2 (en) * | 2002-08-06 | 2007-10-30 | Broadcom Corporation | System and method for testing the operation of a DLL-based interface |
| JP4220320B2 (ja) * | 2003-07-10 | 2009-02-04 | 株式会社日立製作所 | 半導体集積回路装置 |
-
2000
- 2000-11-10 SE SE0004115A patent/SE519113C2/sv not_active IP Right Cessation
-
2001
- 2001-01-12 TW TW090100735A patent/TWI234929B/zh not_active IP Right Cessation
- 2001-09-24 EP EP01970444A patent/EP1336270B1/en not_active Expired - Lifetime
- 2001-09-24 WO PCT/SE2001/002045 patent/WO2002039652A1/en not_active Ceased
- 2001-09-24 DE DE60126316T patent/DE60126316T2/de not_active Expired - Lifetime
- 2001-09-24 AT AT01970444T patent/ATE352919T1/de not_active IP Right Cessation
- 2001-09-24 AU AU2001290445A patent/AU2001290445A1/en not_active Abandoned
- 2001-11-08 US US09/986,460 patent/US6973149B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| US6973149B2 (en) | 2005-12-06 |
| EP1336270B1 (en) | 2007-01-24 |
| DE60126316T2 (de) | 2007-11-15 |
| ATE352919T1 (de) | 2007-02-15 |
| SE0004115L (sv) | 2002-05-11 |
| AU2001290445A1 (en) | 2002-05-21 |
| EP1336270A1 (en) | 2003-08-20 |
| DE60126316D1 (de) | 2007-03-15 |
| SE519113C2 (sv) | 2003-01-14 |
| US20020080899A1 (en) | 2002-06-27 |
| TWI234929B (en) | 2005-06-21 |
| WO2002039652A1 (en) | 2002-05-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100538652C (zh) | 在具有多个时间域的系统中对事件进行时间排序的设备和方法 | |
| WO1999014876A8 (en) | Constant phase crossbar switch | |
| KR950029905A (ko) | 위상 제어 클럭 신호 발생 방법 및 장치 | |
| ATE398308T1 (de) | Serielle verbindungsarchitektur | |
| WO2002023715A3 (en) | Digital clock skew detection and phase alignment | |
| ATE401701T1 (de) | Verfahren und schaltungsanordung zur datenübertragung zwischen pseudo-synchronisierten kanälen | |
| SE9503702D0 (sv) | Phase-looke loop | |
| SE0004115D0 (sv) | An arangement for capturing data | |
| KR970701950A (ko) | 비교기 입력 스와핑 기법을 사용하는 위상 오차 처리기 회로(a phase error processor circuit with a comparator input swapping technique) | |
| GB2358531A (en) | Glitch free clock multiplexer circuit | |
| KR920011060A (ko) | 위상 동기회로ic | |
| GB2353618A (en) | Multiple synthesizer based timing signal generation scheme | |
| ATE352127T1 (de) | Taktwiedergewinnungsschaltung | |
| ATE354131T1 (de) | Datenübertragungseinrichtung | |
| DE60212688D1 (de) | Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend | |
| SE9701805L (sv) | Fasadetektoranordning | |
| WO2000000893A3 (en) | Memory arrangement based on rate conversion | |
| CA2076960A1 (en) | Frequency scaler for synchronous digital clock | |
| DE60117163D1 (de) | Digitales bussystem | |
| US7129764B2 (en) | System and method for local generation of a ratio clock | |
| KR910008966A (ko) | 수평 동기 펄스 측정 회로 | |
| JPS5451710A (en) | Bit phase synchronizing circuit | |
| SU1635170A1 (ru) | Многоканальное устройство дл сдвига во времени совпадающих импульсов | |
| KR950022366A (ko) | 동기식 직렬데이타 전송시스템의 수신클럭 복원회로 | |
| JPS55102952A (en) | Mutual synchronization system |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| NUG | Patent has lapsed |