KR870009491A - 반도체 디바이스(device) - Google Patents
반도체 디바이스(device) Download PDFInfo
- Publication number
- KR870009491A KR870009491A KR870002112A KR870002112A KR870009491A KR 870009491 A KR870009491 A KR 870009491A KR 870002112 A KR870002112 A KR 870002112A KR 870002112 A KR870002112 A KR 870002112A KR 870009491 A KR870009491 A KR 870009491A
- Authority
- KR
- South Korea
- Prior art keywords
- type
- bipolar
- bipolar transistor
- region
- well
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 6
- 229920005591 polysilicon Polymers 0.000 claims description 4
- 238000004519 manufacturing process Methods 0.000 claims description 2
- 238000000034 method Methods 0.000 claims 6
- 239000000758 substrate Substances 0.000 claims 5
- 239000002019 doping agent Substances 0.000 claims 1
- 230000000694 effects Effects 0.000 claims 1
- 238000002513 implantation Methods 0.000 claims 1
- 238000009413 insulation Methods 0.000 claims 1
- 239000012212 insulator Substances 0.000 claims 1
- 230000000873 masking effect Effects 0.000 claims 1
- 230000005641 tunneling Effects 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/92—Capacitors having potential barriers
- H01L29/94—Metal-insulator-semiconductors, e.g. MOS
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66234—Bipolar junction transistors [BJT]
- H01L29/66272—Silicon vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8248—Combination of bipolar and field-effect technology
- H01L21/8249—Bipolar and MOS technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0611—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
- H01L27/0617—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
- H01L27/0623—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with bipolar transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0804—Emitter regions of bipolar transistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/123—Polycrystalline diffuse anneal
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/124—Polycrystalline emitter
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Abstract
내용 없음
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1―3도는 쌍극형, 폴리실리콘 에미터 트랜지스터의 연속적 제조단계로서, 혼합된 쌍극형/CMOS 집적회로의 구조를 갖는 보조쌍의 CMOS트랜지스터를 도시한 도면.
Claims (7)
- 쌍극형 트랜지스터를 제조하는 방법에 있어서, 도핑된 n타입(p타입) 우물을 갖는 반도체 기질을 제공하고, 우물내에 p타입(n타입)층을 형성시키며, p타입(n타입)층과 접하는 에미터를 제공하고, n타입(p타입)층을 통해 연장된 p+타입(n+타입) 베이스접촉영역을 형성시키며, 전술한 에미터가 마스크를 제공하여 베이스접촉영역이 함께 정돈되고, 콜렉터접촉영역을 제공하며, 그리고 콜렉터접촉영역과 베이스 및 에미터 접촉을 적용시킴을 포함함을 특징으로 하는 방법.
- 제1항에 있어서, 에미터가 다결정성 규소(폴리실리콘)로 되어 있음을 특징으로 하는 방법.
- 제1항에 있어서, 쌍극형 트랜지스터가 보조쌍전개효과 트랜지스터로 동시에 제조됨을 특징으로 하는 방법.
- 제3항에 있어서, 폴리실리콘에미터와 기질사이에 절연체가 제공되며, 이 같은 절연이 충분히 얇아 전자의 터널링(tunnelling)을 허용하도록 함을 특징으로 하는 방법.
- 제3항에 있어서, 쌍극형트랜지스터가 n타입 기질내의 p타입 우물내 포함된 n타입 우물내에 배치됨을 특징으로 하는 방법.
- 한 공통기질내의 각 우물에 각각 배치된 한 쌍극형 트랜지스터와 한 보조쌍의 전개효과(MOS)트랜지스터를 동시에 제조시키는 방법에 있어서, 소자영역을 한정시키기 위한 전개산화물을 형성시키고, 기질을 마스킹하며, 마스크내에 윈도우를 형성시키어 쌍극형 소자영역의 전체를 노출시키도록 하고, 윈도우를 통해 도핑제를 주입시키어 쌍극성 영역내에 한층을 형성시키며, 다결정상의 규소를 선택적으로 침착시키어 쌍극형트랜지스터의 에미터와 MOS트랜지스터의 게이트를 한정시키도록 하고, 전술한 MOS트랜지스터의 소스 및 드레인영역과 주입마스크(implantation mask)로 폴리실리콘영역을 쌍극형트랜지스터의 베이스 접촉영역을 주입시키며, 쌍극형트랜지스터를 위한 콜렉터접촉과 다른 전술한 MOS트랜지스터의 소스 및 드레인영역을 주입시키고, 조립전체에 절연층을 제공하며, 트랜지스터에 전기적 접촉을 제공시킴을 포함함을 특징으로 하는 방법.
- 제1항에 청구된 바의 공정에 의해 제조된 다수 트랜지스터를 포함함을 특징으로 하는 직접회로.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8607594A GB2188479B (en) | 1986-03-26 | 1986-03-26 | Semiconductor devices |
GB8607594 | 1986-03-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR870009491A true KR870009491A (ko) | 1987-10-27 |
KR950003931B1 KR950003931B1 (ko) | 1995-04-21 |
Family
ID=10595316
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019870002112A KR950003931B1 (ko) | 1986-03-26 | 1987-03-10 | 반도체 디바이스(device) |
Country Status (5)
Country | Link |
---|---|
US (1) | US4965216A (ko) |
EP (1) | EP0239216A3 (ko) |
JP (1) | JPS62235769A (ko) |
KR (1) | KR950003931B1 (ko) |
GB (1) | GB2188479B (ko) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4933295A (en) * | 1987-05-08 | 1990-06-12 | Raytheon Company | Method of forming a bipolar transistor having closely spaced device regions |
KR900001062B1 (ko) * | 1987-09-15 | 1990-02-26 | 강진구 | 반도체 바이 씨 모오스 장치의 제조방법 |
GB8810973D0 (en) * | 1988-05-10 | 1988-06-15 | Stc Plc | Improvements in integrated circuits |
KR910009739B1 (ko) * | 1988-07-13 | 1991-11-29 | 삼성전자 주식회사 | 반도체장치의 제조방법 |
US5091760A (en) * | 1989-04-14 | 1992-02-25 | Kabushiki Kaisha Toshiba | Semiconductor device |
JP2842682B2 (ja) * | 1990-11-08 | 1999-01-06 | シャープ株式会社 | 半導体装置の製造方法 |
GB2255226B (en) * | 1991-04-23 | 1995-03-01 | Intel Corp | Bicmos process for counter doped collector |
US5629547A (en) * | 1991-04-23 | 1997-05-13 | Intel Corporation | BICMOS process for counter doped collector |
US5371023A (en) * | 1991-06-11 | 1994-12-06 | Hitachi, Ltd. | Gate circuit, semiconductor integrated circuit device and method of fabrication thereof, semiconductor memory and microprocessor |
US5557131A (en) * | 1992-10-19 | 1996-09-17 | At&T Global Information Solutions Company | Elevated emitter for double poly BICMOS devices |
US6249030B1 (en) * | 1992-12-07 | 2001-06-19 | Hyundai Electronics Industries Co., Ltd. | BI-CMOS integrated circuit |
US5516718A (en) * | 1992-12-07 | 1996-05-14 | At&T Global Information Solutions Company | Method of making BI-CMOS integrated circuit having a polysilicon emitter |
US6284581B1 (en) * | 1999-02-18 | 2001-09-04 | Chartered Semiconductor Manufacturing Ltd. | Integration of bipolar and CMOS devices for sub-0.1 micrometer transistors |
US6347026B1 (en) * | 1999-05-26 | 2002-02-12 | Lsi Logic Corporation | Input and power protection circuit implemented in a complementary metal oxide semiconductor process using salicides |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3817794A (en) * | 1971-08-02 | 1974-06-18 | Bell Telephone Labor Inc | Method for making high-gain transistors |
US3951693A (en) * | 1974-01-17 | 1976-04-20 | Motorola, Inc. | Ion-implanted self-aligned transistor device including the fabrication method therefor |
JPS539469A (en) * | 1976-07-15 | 1978-01-27 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device having electrode of stepped structure and its production |
JPS54128683A (en) * | 1978-03-27 | 1979-10-05 | Ibm | Method of fabricating emitterrbase matching bipolar transistor |
US4311532A (en) * | 1979-07-27 | 1982-01-19 | Harris Corporation | Method of making junction isolated bipolar device in unisolated IGFET IC |
JPS5758356A (en) * | 1980-09-26 | 1982-04-08 | Toshiba Corp | Manufacture of semiconductor device |
JPS57154869A (en) * | 1981-03-20 | 1982-09-24 | Hitachi Ltd | Semiconductor device |
JPS58225663A (ja) * | 1982-06-23 | 1983-12-27 | Toshiba Corp | 半導体装置の製造方法 |
JPS6010776A (ja) * | 1983-06-30 | 1985-01-19 | Fujitsu Ltd | バイポーラトランジスタの製造方法 |
JPS60136372A (ja) * | 1983-12-26 | 1985-07-19 | Hitachi Ltd | 半導体装置の製造方法 |
JPS61147571A (ja) * | 1984-12-21 | 1986-07-05 | Toshiba Corp | ヘテロ接合バイポ−ラトランジスタの製造方法 |
GB8504725D0 (en) * | 1985-02-23 | 1985-03-27 | Standard Telephones Cables Ltd | Integrated circuits |
GB8507624D0 (en) * | 1985-03-23 | 1985-05-01 | Standard Telephones Cables Ltd | Semiconductor devices |
-
1986
- 1986-03-26 GB GB8607594A patent/GB2188479B/en not_active Expired - Fee Related
-
1987
- 1987-02-12 EP EP87301212A patent/EP0239216A3/en not_active Ceased
- 1987-03-10 KR KR1019870002112A patent/KR950003931B1/ko not_active IP Right Cessation
- 1987-03-25 JP JP62071296A patent/JPS62235769A/ja active Pending
-
1990
- 1990-01-26 US US07/471,031 patent/US4965216A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
GB2188479A (en) | 1987-09-30 |
GB8607594D0 (en) | 1986-04-30 |
EP0239216A3 (en) | 1990-03-14 |
JPS62235769A (ja) | 1987-10-15 |
GB2188479B (en) | 1990-05-23 |
EP0239216A2 (en) | 1987-09-30 |
US4965216A (en) | 1990-10-23 |
KR950003931B1 (ko) | 1995-04-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100230610B1 (ko) | 자기정렬된 웰탭을 지니는 bicmos 디바이스 및 그 제조방법 | |
JPH104198A (ja) | ハロー注入を有するシリコン上半導体トランジスタ | |
KR0131723B1 (ko) | 반도체소자 및 그 제조방법 | |
KR870009491A (ko) | 반도체 디바이스(device) | |
KR900017184A (ko) | 반도체장치 및 그 제조방법 | |
KR960002884A (ko) | 바이폴라 트랜지스터 및 mos 트랜지스터를 포함한 반도체 장치 제조 방법 | |
KR840005927A (ko) | 반도체 집적 회로 장치 및 그의 제조 방법 | |
US5043788A (en) | Semiconductor device with functional portions having different operating voltages on one semiconductor substrate | |
US6362025B1 (en) | Method of manufacturing a vertical-channel MOSFET | |
KR880014644A (ko) | 반도체 집적 회로 장치 및 그 제조 방법 | |
KR880005690A (ko) | 선택적인 에피켁샬층을 사용한 BiCMOS 제조방법 | |
KR970003934A (ko) | BiCMOS 반도체장치 및 그 제조방법 | |
KR910001876A (ko) | 반도체 장치 제조방법 | |
JPH067556B2 (ja) | Mis型半導体装置 | |
JPH02138756A (ja) | 半導体装置およびその製造方法 | |
JPS54148388A (en) | Semiconductor integrated circuit device | |
KR100253353B1 (ko) | 모스 트랜지스터 제조방법 | |
KR0161893B1 (ko) | 반도체 소자의 구조 및 제조방법 | |
KR910001944A (ko) | N채널 mos 트랜지스터 및 수직 pnp 양극 트랜지스터의 동시 제조방법 | |
JPS61276359A (ja) | 半導体装置およびその製造方法 | |
KR100211148B1 (ko) | 바이모오스 반도체 메모리장치의 제조방법 | |
JP3400234B2 (ja) | 半導体装置 | |
KR0147651B1 (ko) | 바이 씨 모스 장치 및 그 제조방법 | |
JPH01112763A (ja) | 半導体装置 | |
KR930001420B1 (ko) | 3중 폴리실리콘층을 갖는 eprom과 그의 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
N231 | Notification of change of applicant | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20020410 Year of fee payment: 8 |
|
LAPS | Lapse due to unpaid annual fee |