KR20070120449A - 배선 기판, 그 제조 방법 및 반도체 장치 - Google Patents
배선 기판, 그 제조 방법 및 반도체 장치 Download PDFInfo
- Publication number
- KR20070120449A KR20070120449A KR1020070059583A KR20070059583A KR20070120449A KR 20070120449 A KR20070120449 A KR 20070120449A KR 1020070059583 A KR1020070059583 A KR 1020070059583A KR 20070059583 A KR20070059583 A KR 20070059583A KR 20070120449 A KR20070120449 A KR 20070120449A
- Authority
- KR
- South Korea
- Prior art keywords
- wiring pattern
- insulating layer
- wiring
- layer
- protrusion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4647—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4007—Surface contacts, e.g. bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0367—Metallic bump or raised conductor not used as solder bump
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09818—Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
- H05K2201/09909—Special local insulating pattern, e.g. as dam around component
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/108—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Wire Bonding (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Structure Of Printed Boards (AREA)
- Manufacturing Of Printed Wiring (AREA)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2006168360 | 2006-06-19 | ||
| JPJP-P-2006-00168360 | 2006-06-19 | ||
| JP2007032106A JP5259095B2 (ja) | 2006-06-19 | 2007-02-13 | 半導体装置 |
| JPJP-P-2007-00032106 | 2007-02-13 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| KR20070120449A true KR20070120449A (ko) | 2007-12-24 |
Family
ID=38537621
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020070059583A Withdrawn KR20070120449A (ko) | 2006-06-19 | 2007-06-18 | 배선 기판, 그 제조 방법 및 반도체 장치 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US8115300B2 (enExample) |
| EP (1) | EP1871153A3 (enExample) |
| JP (1) | JP5259095B2 (enExample) |
| KR (1) | KR20070120449A (enExample) |
| TW (1) | TW200803673A (enExample) |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7928582B2 (en) * | 2007-03-09 | 2011-04-19 | Micron Technology, Inc. | Microelectronic workpieces and methods for manufacturing microelectronic devices using such workpieces |
| KR100924559B1 (ko) * | 2008-03-07 | 2009-11-02 | 주식회사 하이닉스반도체 | 반도체 패키지의 제조 방법 |
| JP2010135347A (ja) * | 2008-10-28 | 2010-06-17 | Kyocer Slc Technologies Corp | 配線基板およびその製造方法 |
| JP2010165921A (ja) * | 2009-01-16 | 2010-07-29 | Kinko Denshi Kofun Yugenkoshi | 半導体プロセス、ならびにそれを適用したシリコン基材およびチップパッケージ構造 |
| JP5113114B2 (ja) * | 2009-04-06 | 2013-01-09 | 新光電気工業株式会社 | 配線基板の製造方法及び配線基板 |
| JP2011071417A (ja) * | 2009-09-28 | 2011-04-07 | Murata Mfg Co Ltd | 配線基板の製造方法 |
| CN103180944A (zh) * | 2010-10-25 | 2013-06-26 | 松下电器产业株式会社 | 电子元件的接合方式 |
| KR20130044050A (ko) * | 2011-10-21 | 2013-05-02 | 에스케이하이닉스 주식회사 | 반도체 패키지 및 적층 반도체 패키지 |
| JP5801685B2 (ja) * | 2011-10-24 | 2015-10-28 | 新光電気工業株式会社 | 配線基板、発光装置及び配線基板の製造方法 |
| KR20140019173A (ko) * | 2012-08-06 | 2014-02-14 | 삼성전기주식회사 | 솔더 코팅볼을 이용한 패키징 방법 및 이에 따라 제조된 패키지 |
| US10667410B2 (en) | 2013-07-11 | 2020-05-26 | Hsio Technologies, Llc | Method of making a fusion bonded circuit structure |
| US10506722B2 (en) * | 2013-07-11 | 2019-12-10 | Hsio Technologies, Llc | Fusion bonded liquid crystal polymer electrical circuit structure |
| KR102268781B1 (ko) | 2014-11-12 | 2021-06-28 | 삼성전자주식회사 | 인쇄회로기판 및 이를 포함하는 반도체 패키지 |
| US9713264B2 (en) * | 2014-12-18 | 2017-07-18 | Intel Corporation | Zero-misalignment via-pad structures |
| JPWO2016189577A1 (ja) * | 2015-05-22 | 2018-03-15 | 富士機械製造株式会社 | 配線形成方法 |
| MY193261A (en) * | 2015-07-01 | 2022-09-28 | Qdos Interconnect Sdn Bhd | Integrated circuit package |
| CN106971994A (zh) * | 2017-03-01 | 2017-07-21 | 江苏长电科技股份有限公司 | 一种单层板封装结构及其工艺方法 |
| WO2019133017A1 (en) * | 2017-12-30 | 2019-07-04 | Intel Corporation | Zero-misalignment two-via structures using photoimageable dielectric film buildup film, and transparent substrate with electroless plating |
| EP3732715A4 (en) | 2017-12-30 | 2021-08-11 | INTEL Corporation | TWO-WAY STRUCTURES WITH ZERO OFFSET |
| CN110650584B (zh) * | 2018-06-26 | 2021-07-06 | 宏启胜精密电子(秦皇岛)有限公司 | 柔性电路板及其制作方法 |
| KR102843099B1 (ko) * | 2019-07-12 | 2025-08-06 | 삼성디스플레이 주식회사 | 표시 장치 및 표시 장치의 제조 방법 |
| US12096570B2 (en) * | 2020-03-02 | 2024-09-17 | Fuji Corporation | Wiring formation method |
| WO2024257216A1 (ja) * | 2023-06-13 | 2024-12-19 | 株式会社Fuji | 回路形成方法、および回路形成装置 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4708770A (en) * | 1986-06-19 | 1987-11-24 | Lsi Logic Corporation | Planarized process for forming vias in silicon wafers |
| JPH0724939B2 (ja) | 1988-03-12 | 1995-03-22 | 新光電気工業株式会社 | アレスタのリードスポット溶接装置 |
| US5236551A (en) * | 1990-05-10 | 1993-08-17 | Microelectronics And Computer Technology Corporation | Rework of polymeric dielectric electrical interconnect by laser photoablation |
| US5219787A (en) * | 1990-07-23 | 1993-06-15 | Microelectronics And Computer Technology Corporation | Trenching techniques for forming channels, vias and components in substrates |
| US5116459A (en) * | 1991-03-06 | 1992-05-26 | International Business Machines Corporation | Processes for electrically conductive decals filled with organic insulator material |
| US5116463A (en) * | 1991-06-19 | 1992-05-26 | Microelectroncs And Computer Technology Corporation | Detecting completion of electroless via fill |
| US5436411A (en) | 1993-12-20 | 1995-07-25 | Lsi Logic Corporation | Fabrication of substrates for multi-chip modules |
| JPH11126974A (ja) * | 1997-10-24 | 1999-05-11 | Asahi Chem Res Lab Ltd | 多層配線板の製造方法 |
| JP2000188449A (ja) * | 1998-12-22 | 2000-07-04 | Sony Corp | 配線基板及びその製造方法 |
| JP2002076185A (ja) * | 2000-08-25 | 2002-03-15 | Toshiba Corp | 回路基板装置及びその製造方法 |
| JP3832334B2 (ja) * | 2000-12-28 | 2006-10-11 | 松下電工株式会社 | 半導体チップ実装基板およびその製造方法 |
| JP3929251B2 (ja) * | 2001-03-09 | 2007-06-13 | 住友ベークライト株式会社 | 2層配線半導体装置の製造方法および半導体装置 |
| JP4604387B2 (ja) * | 2001-04-24 | 2011-01-05 | パナソニック電工株式会社 | Ic実装用基板 |
| US6593224B1 (en) | 2002-03-05 | 2003-07-15 | Bridge Semiconductor Corporation | Method of manufacturing a multilayer interconnect substrate |
| JP2006287094A (ja) | 2005-04-04 | 2006-10-19 | Seiko Epson Corp | 半導体装置及びその製造方法 |
-
2007
- 2007-02-13 JP JP2007032106A patent/JP5259095B2/ja not_active Expired - Fee Related
- 2007-06-14 US US11/763,053 patent/US8115300B2/en not_active Expired - Fee Related
- 2007-06-15 TW TW096121881A patent/TW200803673A/zh unknown
- 2007-06-18 KR KR1020070059583A patent/KR20070120449A/ko not_active Withdrawn
- 2007-06-19 EP EP07011995A patent/EP1871153A3/en not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| JP2008028361A (ja) | 2008-02-07 |
| TW200803673A (en) | 2008-01-01 |
| US20070290306A1 (en) | 2007-12-20 |
| EP1871153A2 (en) | 2007-12-26 |
| EP1871153A3 (en) | 2009-04-08 |
| JP5259095B2 (ja) | 2013-08-07 |
| US8115300B2 (en) | 2012-02-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR20070120449A (ko) | 배선 기판, 그 제조 방법 및 반도체 장치 | |
| TWI415529B (zh) | Wiring board and manufacturing method thereof | |
| KR101103857B1 (ko) | 인쇄 배선 보드 및 그 제조 방법 | |
| KR101168263B1 (ko) | 반도체 패키지 및 그 제조 방법 | |
| US9406620B2 (en) | Semiconductor package | |
| KR20070045929A (ko) | 전자 부품 내장 기판 및 그 제조 방법 | |
| KR20100050457A (ko) | 핀 인터페이스를 갖는 다층의 배선 요소 | |
| KR20100065635A (ko) | 집적회로 패키지 내장 인쇄회로기판 및 그 제조방법 | |
| US9622347B2 (en) | Wiring substrate, semiconductor device, method of manufacturing wiring substrate, and method of manufacturing semiconductor device | |
| US9462704B1 (en) | Extended landing pad substrate package structure and method | |
| US20080223612A1 (en) | Wiring substrate and manufacturing method thereof | |
| JP4769022B2 (ja) | 配線基板およびその製造方法 | |
| US20090194866A1 (en) | Semiconductor device having wiring line and manufacturing method thereof | |
| CN102693955A (zh) | 封装载板及其制造方法 | |
| TW202339135A (zh) | 半導體封裝 | |
| CN114242708A (zh) | 半导体封装 | |
| TWI636536B (zh) | 半導體封裝 | |
| KR101614856B1 (ko) | 반도체 칩의 실장 기판, 이를 갖는 반도체 패키지 및 반도체 패키지의 제조 방법 | |
| JP5091469B2 (ja) | 配線基板およびその製造方法 | |
| KR20230013677A (ko) | 더미 패턴을 포함하는 반도체 패키지 | |
| US7843071B2 (en) | Semiconductor device including wiring and manufacturing method thereof | |
| JP5017872B2 (ja) | 半導体装置及びその製造方法 | |
| CN101236942B (zh) | 集成电路基板及其制造方法 | |
| KR20200071920A (ko) | 반도체 패키지 및 그 제조방법 | |
| KR101617023B1 (ko) | 금속 포스트를 구비하는 인쇄회로기판 및 이의 제조 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20070618 |
|
| PG1501 | Laying open of application | ||
| PC1203 | Withdrawal of no request for examination | ||
| WITN | Application deemed withdrawn, e.g. because no request for examination was filed or no examination fee was paid |