KR100201709B1 - 타이밍 신호 발생 회로 - Google Patents
타이밍 신호 발생 회로 Download PDFInfo
- Publication number
- KR100201709B1 KR100201709B1 KR1019960022227A KR19960022227A KR100201709B1 KR 100201709 B1 KR100201709 B1 KR 100201709B1 KR 1019960022227 A KR1019960022227 A KR 1019960022227A KR 19960022227 A KR19960022227 A KR 19960022227A KR 100201709 B1 KR100201709 B1 KR 100201709B1
- Authority
- KR
- South Korea
- Prior art keywords
- circuit
- signal
- timing signal
- delay
- variable delay
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/14—Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/28—Modifications for introducing a time delay before switching
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31903—Tester hardware, i.e. output processing circuits tester configuration
- G01R31/31908—Tester set-up, e.g. configuring the tester to the device under test [DUT], down loading test patterns
- G01R31/3191—Calibration
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31917—Stimuli generation or application of test patterns to the device under test [DUT]
- G01R31/31922—Timing generation or clock distribution
-
- G—PHYSICS
- G04—HOROLOGY
- G04F—TIME-INTERVAL MEASURING
- G04F10/00—Apparatus for measuring unknown time intervals by electric means
- G04F10/06—Apparatus for measuring unknown time intervals by electric means by measuring phase
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0816—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Nonlinear Science (AREA)
- Tests Of Electronic Circuits (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Pulse Circuits (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP95-179462 | 1995-06-22 | ||
| JP17946295A JP3499051B2 (ja) | 1995-06-22 | 1995-06-22 | タイミング信号発生回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR970004334A KR970004334A (ko) | 1997-01-29 |
| KR100201709B1 true KR100201709B1 (ko) | 1999-06-15 |
Family
ID=16066280
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1019960022227A Expired - Fee Related KR100201709B1 (ko) | 1995-06-22 | 1996-06-19 | 타이밍 신호 발생 회로 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US5712582A (enExample) |
| JP (1) | JP3499051B2 (enExample) |
| KR (1) | KR100201709B1 (enExample) |
| DE (1) | DE19625225C2 (enExample) |
| TW (2) | TW350956B (enExample) |
Families Citing this family (37)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5945861A (en) * | 1995-12-18 | 1999-08-31 | Lg Semicon., Co. Ltd. | Clock signal modeling circuit with negative delay |
| KR100237567B1 (ko) * | 1997-05-07 | 2000-01-15 | 김영환 | 지연잠금 회로 |
| US6073259A (en) * | 1997-08-05 | 2000-06-06 | Teradyne, Inc. | Low cost CMOS tester with high channel density |
| JP2970845B2 (ja) * | 1997-09-03 | 1999-11-02 | 日本電気株式会社 | ディジタルdll回路 |
| US5994938A (en) * | 1998-01-30 | 1999-11-30 | Credence Systems Corporation | Self-calibrating programmable phase shifter |
| US6268753B1 (en) * | 1998-04-15 | 2001-07-31 | Texas Instruments Incorporated | Delay element that has a variable wide-range delay capability |
| TW440767B (en) * | 1998-06-02 | 2001-06-16 | Fujitsu Ltd | Method of and apparatus for correctly transmitting signals at high speed without waveform distortion |
| JP4138163B2 (ja) * | 1999-07-07 | 2008-08-20 | 株式会社ルネサステクノロジ | Lsi試験装置およびそのタイミングキャリブレーション方法 |
| KR100402653B1 (ko) * | 1999-08-16 | 2003-10-22 | 가부시키가이샤 아드반테스트 | Ic 시험장치의 타이밍 교정방법 및 그 교정방법을이용한 교정기능을 갖는 ic 시험장치 |
| US6246737B1 (en) * | 1999-10-26 | 2001-06-12 | Credence Systems Corporation | Apparatus for measuring intervals between signal edges |
| US6566903B1 (en) * | 1999-12-28 | 2003-05-20 | Intel Corporation | Method and apparatus for dynamically controlling the performance of buffers under different performance conditions |
| JP3467446B2 (ja) * | 2000-03-30 | 2003-11-17 | Necエレクトロニクス株式会社 | デジタル位相制御回路 |
| KR100506952B1 (ko) * | 2000-04-27 | 2005-08-09 | 엔이씨 일렉트로닉스 가부시키가이샤 | 클럭 제어회로 및 방법 |
| GB2368473A (en) * | 2000-10-24 | 2002-05-01 | Advanced Risc Mach Ltd | Modified clock signal generator |
| KR100423012B1 (ko) * | 2001-09-28 | 2004-03-16 | 주식회사 버카나와이어리스코리아 | 오(誤)동기 방지 기능을 가진 지연 동기 루프 회로 |
| JP3869699B2 (ja) * | 2001-10-24 | 2007-01-17 | 株式会社アドバンテスト | タイミング発生器、半導体試験装置、及びタイミング発生方法 |
| JP2004015088A (ja) | 2002-06-03 | 2004-01-15 | Mitsubishi Electric Corp | 小数点分周方式pll周波数シンセサイザ |
| DE10249886B4 (de) * | 2002-10-25 | 2005-02-10 | Sp3D Chip Design Gmbh | Verfahren und Vorrichtung zum Erzeugen eines Taktsignals mit vorbestimmten Taktsingaleigenschaften |
| US6863453B2 (en) * | 2003-01-28 | 2005-03-08 | Emcore Corporation | Method and apparatus for parallel optical transceiver module assembly |
| EP1636904A1 (en) * | 2003-06-11 | 2006-03-22 | Koninklijke Philips Electronics N.V. | High resolution pwm generator or digitally controlled oscillator |
| JP4729251B2 (ja) * | 2003-11-28 | 2011-07-20 | 株式会社アドバンテスト | 高周波遅延回路、及び試験装置 |
| US6943599B2 (en) * | 2003-12-10 | 2005-09-13 | International Business Machines Corporation | Methods and arrangements for a low power phase-locked loop |
| US20050168260A1 (en) * | 2004-01-29 | 2005-08-04 | Tomerlin Andrew T. | Configurable delay line circuit |
| US7109766B2 (en) * | 2004-04-22 | 2006-09-19 | Motorola, Inc. | Adjustable frequency delay-locked loop |
| JP4846215B2 (ja) * | 2004-08-27 | 2011-12-28 | 株式会社アドバンテスト | パルス発生器、タイミング発生器、及びパルス幅調整方法 |
| US7620133B2 (en) * | 2004-11-08 | 2009-11-17 | Motorola, Inc. | Method and apparatus for a digital-to-phase converter |
| US7119596B2 (en) * | 2004-12-22 | 2006-10-10 | Lsi Logic Corporation | Wide-range programmable delay line |
| JP2006189336A (ja) * | 2005-01-06 | 2006-07-20 | Advantest Corp | 半導体デバイス、試験装置、及び測定方法 |
| US7254505B2 (en) * | 2005-06-29 | 2007-08-07 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Method and apparatus for calibrating delay lines |
| US7183821B1 (en) * | 2005-10-24 | 2007-02-27 | Silicon Integrated Systems Corp. | Apparatus and method of controlling clock phase alignment with dual loop of hybrid phase and time domain for clock source synchronization |
| JP4725418B2 (ja) | 2006-05-31 | 2011-07-13 | 株式会社デンソー | 時間計測回路 |
| US9720805B1 (en) | 2007-04-25 | 2017-08-01 | Cypress Semiconductor Corporation | System and method for controlling a target device |
| JP5158764B2 (ja) * | 2007-09-27 | 2013-03-06 | 川崎マイクロエレクトロニクス株式会社 | 位相シフト方法および回路 |
| WO2009084396A1 (ja) * | 2007-12-28 | 2009-07-09 | Nec Corporation | 遅延モニタ回路および遅延モニタ方法 |
| CN102165692A (zh) * | 2008-09-24 | 2011-08-24 | 株式会社爱德万测试 | 延迟电路和使用其的定时发生器以及测试装置 |
| KR101038470B1 (ko) * | 2008-10-30 | 2011-06-03 | 포항공과대학교 산학협력단 | 동작영역이 넓은 디지털제어발진기 |
| US8559251B2 (en) * | 2012-01-20 | 2013-10-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory circuit and method of writing datum to memory circuit |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4680621A (en) * | 1985-09-16 | 1987-07-14 | Tektronix, Inc. | Method and apparatus for variable phasing of periodic signals |
| US4908841A (en) * | 1987-10-30 | 1990-03-13 | Digital Equipment Corporation | Data decoding circuit including phase-locked loop timing |
| US4868514A (en) * | 1987-11-17 | 1989-09-19 | International Business Machines Corporation | Apparatus and method for digital compensation of oscillator drift |
| JPH02296410A (ja) * | 1989-05-11 | 1990-12-07 | Mitsubishi Electric Corp | 遅延回路 |
| US5223755A (en) * | 1990-12-26 | 1993-06-29 | Xerox Corporation | Extended frequency range variable delay locked loop for clock synchronization |
| FR2674336B1 (fr) * | 1991-03-22 | 1994-07-29 | Thomson Csf | Dispositif comparateur de phase a grande dynamique. |
| US5287025A (en) * | 1991-04-23 | 1994-02-15 | Matsushita Electric Industrial Co., Ltd. | Timing control circuit |
| EP0614283B1 (en) * | 1993-03-01 | 1997-10-29 | Nippon Telegraph And Telephone Corporation | Phase lock loop circuit using a sample and hold switch circuit |
| US5491673A (en) * | 1994-06-02 | 1996-02-13 | Advantest Corporation | Timing signal generation circuit |
-
1995
- 1995-06-22 JP JP17946295A patent/JP3499051B2/ja not_active Expired - Fee Related
-
1996
- 1996-06-10 TW TW085106961A patent/TW350956B/zh active
- 1996-06-11 TW TW085107009A patent/TW319925B/zh not_active IP Right Cessation
- 1996-06-19 KR KR1019960022227A patent/KR100201709B1/ko not_active Expired - Fee Related
- 1996-06-21 US US08/667,399 patent/US5712582A/en not_active Expired - Lifetime
- 1996-06-24 DE DE19625225A patent/DE19625225C2/de not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| TW350956B (en) | 1999-01-21 |
| KR970004334A (ko) | 1997-01-29 |
| US5712582A (en) | 1998-01-27 |
| JPH095408A (ja) | 1997-01-10 |
| JP3499051B2 (ja) | 2004-02-23 |
| TW319925B (enExample) | 1997-11-11 |
| DE19625225A1 (de) | 1997-01-02 |
| DE19625225C2 (de) | 1999-10-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100201709B1 (ko) | 타이밍 신호 발생 회로 | |
| KR960016506B1 (ko) | 주파수가 안정된 상태에서 클럭 전환을 행하는 클럭 발생 장치 | |
| KR100320050B1 (ko) | 지연 회로, 클럭 생성 회로 및 위상 동기 회로 | |
| JP3406439B2 (ja) | 可変遅延回路の遅延時間測定装置 | |
| US6956395B2 (en) | Tester for testing an electronic device using oscillator and frequency divider | |
| US5182528A (en) | Frequency synthesizer having microcomputer supplying analog and digital control signals to VCO | |
| US5095262A (en) | Electro-optic sampling system clock and stimulus pattern generator | |
| US6275057B1 (en) | Semiconductor test system having high frequency and low jitter clock generator | |
| KR100235386B1 (ko) | 지연시간 측정방법 및 그것에 사용되는 랜덤 펄스열 발생회로 | |
| US5552733A (en) | Precise and agile timing signal generator based on a retriggered oscillator | |
| KR100389608B1 (ko) | 높은데이타속도로동작하는자동테스트장치용타이밍발생기 | |
| US4849714A (en) | Signal generating apparatus | |
| US4947382A (en) | Direct digital locked loop | |
| JP3483437B2 (ja) | 半導体装置及びその試験方法 | |
| CA1216032A (en) | Variable digital frequency generator with value storage | |
| JP2002016492A (ja) | ディジタルpllパルス発生装置 | |
| US4982387A (en) | Digital time base with differential period delay | |
| JPH0690148A (ja) | デジタル・パルス発生装置 | |
| ATE123363T1 (de) | Verfahren und schaltungsanordnung für einen phasenkomparator. | |
| JP2965049B2 (ja) | タイミング発生装置 | |
| US4876702A (en) | Programmable time advance | |
| JPH1070457A (ja) | Pll回路 | |
| US4001726A (en) | High accuracy sweep oscillator system | |
| JP3401610B2 (ja) | 信号多重装置 | |
| US3319181A (en) | High stability phase locked oscillator |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A201 | Request for examination | ||
| PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-3-3-R10-R17-oth-X000 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U11-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 6 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 7 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 8 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 9 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 10 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 11 |
|
| FPAY | Annual fee payment |
Payment date: 20100310 Year of fee payment: 12 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 12 |
|
| LAPS | Lapse due to unpaid annual fee | ||
| PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20110317 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20110317 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |