JPS639660B2 - - Google Patents

Info

Publication number
JPS639660B2
JPS639660B2 JP56061067A JP6106781A JPS639660B2 JP S639660 B2 JPS639660 B2 JP S639660B2 JP 56061067 A JP56061067 A JP 56061067A JP 6106781 A JP6106781 A JP 6106781A JP S639660 B2 JPS639660 B2 JP S639660B2
Authority
JP
Japan
Prior art keywords
film
layer
deposited
wiring
resist
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP56061067A
Other languages
English (en)
Japanese (ja)
Other versions
JPS57176745A (en
Inventor
Kohei Ebara
Manabu Henmi
Susumu Muramoto
Seitaro Matsuo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Priority to JP6106781A priority Critical patent/JPS57176745A/ja
Priority to US06/369,235 priority patent/US4564997A/en
Priority to CA000401294A priority patent/CA1204883A/en
Priority to DE8282302044T priority patent/DE3271995D1/de
Priority to EP82302044A priority patent/EP0063917B1/en
Publication of JPS57176745A publication Critical patent/JPS57176745A/ja
Publication of JPS639660B2 publication Critical patent/JPS639660B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Drying Of Semiconductors (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
JP6106781A 1981-04-21 1981-04-21 Manufacture of multilayer wiring Granted JPS57176745A (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
JP6106781A JPS57176745A (en) 1981-04-21 1981-04-21 Manufacture of multilayer wiring
US06/369,235 US4564997A (en) 1981-04-21 1982-04-16 Semiconductor device and manufacturing process thereof
CA000401294A CA1204883A (en) 1981-04-21 1982-04-20 Semiconductor device and manufacturing process thereof
DE8282302044T DE3271995D1 (en) 1981-04-21 1982-04-21 Method of manufacturing a semiconductor device
EP82302044A EP0063917B1 (en) 1981-04-21 1982-04-21 Method of manufacturing a semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP6106781A JPS57176745A (en) 1981-04-21 1981-04-21 Manufacture of multilayer wiring

Publications (2)

Publication Number Publication Date
JPS57176745A JPS57176745A (en) 1982-10-30
JPS639660B2 true JPS639660B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1988-03-01

Family

ID=13160429

Family Applications (1)

Application Number Title Priority Date Filing Date
JP6106781A Granted JPS57176745A (en) 1981-04-21 1981-04-21 Manufacture of multilayer wiring

Country Status (1)

Country Link
JP (1) JPS57176745A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63219140A (ja) * 1987-03-06 1988-09-12 Matsushita Electronics Corp 半導体素子の多層配線形成方法
US5068207A (en) * 1990-04-30 1991-11-26 At&T Bell Laboratories Method for producing a planar surface in integrated circuit manufacturing

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5495185A (en) * 1978-01-13 1979-07-27 Hitachi Ltd Production of semiconductor device
JPS5831731B2 (ja) * 1978-11-20 1983-07-08 富士通株式会社 配線形成方法

Also Published As

Publication number Publication date
JPS57176745A (en) 1982-10-30

Similar Documents

Publication Publication Date Title
EP0154419A2 (en) Process for producing an interconnection structure of a semiconductor device
JPS6310901B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH0360055A (ja) 集積回路の製造方法
US5976970A (en) Method of making and laterally filling key hole structure for ultra fine pitch conductor lines
CN1106033C (zh) 层间介电层平坦化制造方法
JP4431580B2 (ja) Mimコンデンサ構造体およびその製造方法
US6617689B1 (en) Metal line and method of suppressing void formation therein
JPH07114236B2 (ja) 配線構造の製造方法
JPH07120650B2 (ja) スピンオンしたゲルマニウムガラス
JPH0563940B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH0418701B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS639660B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
WO1987002828A1 (en) Glass intermetal dielectric
KR100352304B1 (ko) 반도체 장치 및 그 제조 방법
KR100399066B1 (ko) 반도체소자의 알루미늄 합금 박막 제조 방법
JPH0330992B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
KR100191710B1 (ko) 반도체 소자의 금속 배선 방법
JPS5893328A (ja) 絶縁層の平担化方法
KR970004771B1 (ko) 반도체 소자의 금속배선 형성방법
JPS6146051A (ja) 配線方法
KR0167251B1 (ko) 반도체 소자의 배선구조 및 그 제조방법
KR100417687B1 (ko) 반도체 소자의 금속전 절연막 형성 방법
JP2000031278A (ja) 半導体装置の製造方法
JPS6149437A (ja) 半導体装置
KR100197665B1 (ko) 반도체 소자의 금속배선 형성방법