JPS6393154A - Semiconductor device - Google Patents

Semiconductor device

Info

Publication number
JPS6393154A
JPS6393154A JP23971286A JP23971286A JPS6393154A JP S6393154 A JPS6393154 A JP S6393154A JP 23971286 A JP23971286 A JP 23971286A JP 23971286 A JP23971286 A JP 23971286A JP S6393154 A JPS6393154 A JP S6393154A
Authority
JP
Japan
Prior art keywords
type
region
substrate
emitter region
transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP23971286A
Other languages
Japanese (ja)
Inventor
Hiroyuki Wakabayashi
若林 博之
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP23971286A priority Critical patent/JPS6393154A/en
Publication of JPS6393154A publication Critical patent/JPS6393154A/en
Pending legal-status Critical Current

Links

Landscapes

  • Bipolar Transistors (AREA)

Abstract

PURPOSE:To obtain a lateral type transistor having a high current amplification factor and excellent noise characteristics by specifying the effective base width of the transistor in a bulk at all times. CONSTITUTION:An N-type epitaxial layer 3 is formed onto a P-type silicon substrate 1, an N-type high-concentration buried region 2 is shaped between these substrate 1 and the layer 3, and a P-type emitter region 11 and P-type collector regions 12 separated in the lateral direction from the P-type emitter region 11 are formed onto the region 2. Consequently, the emitter region 11 and the collector regions 12 are separated in the lateral direction, shaped onto the N-type buried layer 2 and pushed up to the surface of the substrate. Accordingly, carriers injected from the emitter region are not conducted on the surface of the substarte, conducted in the substrate, and are not affected by an interface level distributing on the surface of the substrate, thus acquiring a high amplification factor, then also improving noise characteristics largely. q.

Description

【発明の詳細な説明】 〔産業上の利用分野〕 本発明は、横形トランジスタに係り、特に電流増幅率(
以後、hFIと称す。)が高く、且つ、雑音特性の優れ
た横形トランジスタに関するものである。
[Detailed Description of the Invention] [Field of Industrial Application] The present invention relates to a lateral transistor, and particularly relates to a current amplification factor (
Hereinafter, it will be referred to as hFI. ) and has excellent noise characteristics.

〔従来の技術〕[Conventional technology]

バイポーラ集積回路におけるNPN)ランジスタとPN
P)ランジスタの混用は設計の自由度の増大、回路構成
の簡略化など利点がある。容易に導入できるPNP)ラ
ンジスタとして横形PNPトランジスタがある。通常、
この横形PNP)ランジスタは、縦形NPN)ランジス
タのペース拡散を利用して、第2図に1その概略断面を
示すように、エミ、り領域4とコレクタ領域5を同時に
形成することにより作られている。
NPN) transistors and PN in bipolar integrated circuits
P) Mixed use of transistors has advantages such as increased freedom in design and simplification of circuit configuration. A horizontal PNP transistor is an easily introduced PNP transistor. usually,
This horizontal PNP transistor is made by simultaneously forming an emitter region 4 and a collector region 5, as shown in FIG. 2, a schematic cross section of which is shown in FIG. There is.

〔発明が解決しようとする問題点〕[Problem that the invention seeks to solve]

第2図に示す横形トランジスタでは、エミッタ領域4か
ら注入されたキャリアの大部分は、基板表面を伝導して
、コレクタ領域5に流れ込む。基板表面には、熱歪層及
び、不純物の偏在等により多くの界面準位が存在する。
In the lateral transistor shown in FIG. 2, most of the carriers injected from the emitter region 4 are conducted through the substrate surface and flow into the collector region 5. Many interface states exist on the substrate surface due to the thermal strain layer and the uneven distribution of impurities.

このような界面準位は、基板表面を伝導するキャリアに
対し、トラップや再放出及び、再結合を促し、ペース電
流を増大させて、hFIの低下をきたす。又、コレクタ
電流のゆらぎを起こし、雑音特性を劣化させるという欠
点がある。
Such an interface level promotes trapping, re-emission, and recombination of carriers conducted on the substrate surface, increases the pace current, and causes a decrease in hFI. Another drawback is that it causes fluctuations in the collector current, deteriorating the noise characteristics.

〔問題点を解決するための手段〕[Means for solving problems]

本発明は、このような欠点を除くため、エミ。 The present invention aims to eliminate such drawbacks.

夕領域から注入され次キャリアが基板表面を伝導せず、
基板内部を伝導するように改良したものである。即ち、
本発明は、トランジスタの実効ペース幅が常にバルク内
で規定されるように形成されたエミ、り領域と、コレク
タ領域を有する。
The next carriers injected from the carrier region do not conduct through the substrate surface,
This is an improved version that allows conduction inside the substrate. That is,
The present invention has an emitter region and a collector region formed such that the effective width of the transistor is always defined within the bulk.

〔実施例〕〔Example〕

以下に、本発明について、図面を参照して説明する。 The present invention will be described below with reference to the drawings.

第1図は、本発明による一実施例の横形PNPトランジ
スタの概略断面図である。第2図の従来例と同じ部分に
は、同じ番号を付しである。
FIG. 1 is a schematic cross-sectional view of an embodiment of a lateral PNP transistor according to the present invention. The same parts as in the conventional example shown in FIG. 2 are given the same numbers.

本実施例は、エミッタ領域11とコレクタ領域12が横
方向に離間して、N型埋込層2上に形成され、しかも、
基板表面までせり上がっている。
In this embodiment, an emitter region 11 and a collector region 12 are formed on an N-type buried layer 2 and are spaced apart in the lateral direction.
It rises to the surface of the board.

〔発明の効果〕〔Effect of the invention〕

以上説明したように、本発明は、トランジスタの実効ペ
ース幅が常に、バルク内で規定される。
As described above, in the present invention, the effective width of the transistor is always defined within the bulk.

従って、エミッタ領域から注入されたキャリアは、基板
表面を伝導せず、基板内部を伝導し、基板表面に分布し
ている界面準位の影響を受けることがないため、従来の
横形PNPトランジスタと比較して、高いhFEが得ら
れ、また、雑音特性も大幅に改善できる。
Therefore, carriers injected from the emitter region do not conduct through the substrate surface, but conduct inside the substrate, and are not affected by the interface states distributed on the substrate surface, compared to conventional lateral PNP transistors. As a result, high hFE can be obtained, and noise characteristics can also be significantly improved.

尚、本発明は、上記実施例に限られることなく、極性を
換えても本発明の範囲を逸脱するものではない。
Note that the present invention is not limited to the above embodiments, and even if the polarity is changed, the scope of the present invention does not depart from the scope of the present invention.

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本発明による半導体装置の一実施例を示す概略
断面図、第2図は、従来半導体装置の一例を示す概略断
面図である。 1・・・・・・P型シリコン基板、2・・・・・・N型
高譲度埋込領域、3・・・・・・N型エピタキシャル層
、4・・・・・・2世エミッタ領域、5・・・・・・P
型コレクタ領域、6・・・・・・N型ペース電極引出し
領域、7・・・・・・シリコン酸化膜、8・・・・・・
エミッタ電極、9・・・・・・コレクタ電極、10・・
・・・・ベース電極、11・・・・・・P型エミッタ領
域、12・・・・・・P型コレクタ領域。
FIG. 1 is a schematic sectional view showing an embodiment of a semiconductor device according to the present invention, and FIG. 2 is a schematic sectional view showing an example of a conventional semiconductor device. 1... P-type silicon substrate, 2... N-type high yielding buried region, 3... N-type epitaxial layer, 4... Second-generation emitter Area, 5...P
Type collector region, 6...N-type pace electrode extraction region, 7...Silicon oxide film, 8...
Emitter electrode, 9... Collector electrode, 10...
... Base electrode, 11 ... P type emitter region, 12 ... P type collector region.

Claims (1)

【特許請求の範囲】[Claims]  一導電型の半導体基板上に形成された逆導電型の半導
体層と、該半導体層と前記半導体基板との間に埋込まれ
た前記逆導電型の第1の領域と、該第1の領域上に形成
された前記一導電型の第2の領域と、該第2の領域と横
方向に離間して、前記第1の領域上に形成された前記一
導電型の第3の領域を有し、前記第2の領域と、前記第
3の領域の上部が前記半導体層表面まで達していること
を特徴とする半導体装置。
a semiconductor layer of an opposite conductivity type formed on a semiconductor substrate of one conductivity type; a first region of the opposite conductivity type embedded between the semiconductor layer and the semiconductor substrate; and a first region of the opposite conductivity type. a second region of the one conductivity type formed on the first region; and a third region of the one conductivity type formed on the first region and spaced laterally from the second region. The semiconductor device is characterized in that upper portions of the second region and the third region reach the surface of the semiconductor layer.
JP23971286A 1986-10-07 1986-10-07 Semiconductor device Pending JPS6393154A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP23971286A JPS6393154A (en) 1986-10-07 1986-10-07 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP23971286A JPS6393154A (en) 1986-10-07 1986-10-07 Semiconductor device

Publications (1)

Publication Number Publication Date
JPS6393154A true JPS6393154A (en) 1988-04-23

Family

ID=17048800

Family Applications (1)

Application Number Title Priority Date Filing Date
JP23971286A Pending JPS6393154A (en) 1986-10-07 1986-10-07 Semiconductor device

Country Status (1)

Country Link
JP (1) JPS6393154A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0536701A (en) * 1991-07-26 1993-02-12 Rohm Co Ltd Lateral transistor

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS571255A (en) * 1980-06-03 1982-01-06 Toshiba Corp Semiconductor device
JPS577157A (en) * 1980-06-17 1982-01-14 Fujitsu Ltd Semiconductor device

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS571255A (en) * 1980-06-03 1982-01-06 Toshiba Corp Semiconductor device
JPS577157A (en) * 1980-06-17 1982-01-14 Fujitsu Ltd Semiconductor device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0536701A (en) * 1991-07-26 1993-02-12 Rohm Co Ltd Lateral transistor

Similar Documents

Publication Publication Date Title
JPH06104459A (en) Semiconductor device
JPS6393154A (en) Semiconductor device
JPS6133261B2 (en)
JPH0582534A (en) Semiconductor device
JPH031544A (en) Lateral transistor
JPH02128474A (en) Field effect transistor
JPH0110938Y2 (en)
JPS6367775A (en) Semiconductor device
JPH04262569A (en) Semiconductor device
JPS6116569A (en) Semiconductor integrated circuit device
JP2518880B2 (en) Semiconductor device
JPH02220445A (en) Semiconductor device
JPS634715B2 (en)
JPH0474478A (en) Diode
JPS5914670A (en) Transistor
JPS59152666A (en) Lateral transistor
JPH09293732A (en) High withstand voltage pnp lateral bipolar transistor
JPH0193168A (en) Semiconductor device
JPH05121426A (en) Semiconductor device
JPS593947A (en) Semiconductor device
JPH03157935A (en) Semiconductor integrated circuit
JPS59132682A (en) Protection diode
JPS58127364A (en) Semiconductor ic device
JPS6014450A (en) Semiconductor integrated circuit
JPS63219163A (en) Semiconductor integrated circuit