JPS6324834U - - Google Patents

Info

Publication number
JPS6324834U
JPS6324834U JP11772086U JP11772086U JPS6324834U JP S6324834 U JPS6324834 U JP S6324834U JP 11772086 U JP11772086 U JP 11772086U JP 11772086 U JP11772086 U JP 11772086U JP S6324834 U JPS6324834 U JP S6324834U
Authority
JP
Japan
Prior art keywords
circuit board
alignment marks
conductor patterns
flip
chip mounting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP11772086U
Other languages
English (en)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP11772086U priority Critical patent/JPS6324834U/ja
Publication of JPS6324834U publication Critical patent/JPS6324834U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Wire Bonding (AREA)

Description

【図面の簡単な説明】
第1図は本考案の第1の実施例のフリツプチツ
プ搭載用回路基板の平面図、第2図a、第2図b
、第2図cは各々本考案の第2、第3、第4の実
施例のフリツプチツプ搭載用回路基板の平面図、
第3図は従来の回路基板の一例を示す平面図であ
る。 1……導体配線、2……導体配線からなる位置
合わせマーク、3……バンプ電極接合位置、4…
…フリツプチツプ搭載位置(点線)、5……位置
合わせマーク。

Claims (1)

    【実用新案登録請求の範囲】
  1. 回路基板に設けた導体パターンにより、フリツ
    プチツプの位置合わせマークを形成するフリツプ
    チツプ搭載用回路基板において、前記導体パター
    ンの配線部分あるいは電極部分に前記位置合わせ
    マークを付加したことを特徴とするフリツプチツ
    プ搭載用回路基板。
JP11772086U 1986-07-30 1986-07-30 Pending JPS6324834U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP11772086U JPS6324834U (ja) 1986-07-30 1986-07-30

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP11772086U JPS6324834U (ja) 1986-07-30 1986-07-30

Publications (1)

Publication Number Publication Date
JPS6324834U true JPS6324834U (ja) 1988-02-18

Family

ID=31003499

Family Applications (1)

Application Number Title Priority Date Filing Date
JP11772086U Pending JPS6324834U (ja) 1986-07-30 1986-07-30

Country Status (1)

Country Link
JP (1) JPS6324834U (ja)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS542663A (en) * 1977-06-08 1979-01-10 Seiko Epson Corp Positioning method for mounting semiconductor chip

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS542663A (en) * 1977-06-08 1979-01-10 Seiko Epson Corp Positioning method for mounting semiconductor chip

Similar Documents

Publication Publication Date Title
JPS6387064U (ja)
JPS62184775U (ja)
JPS6324834U (ja)
JPS6096831U (ja) 半導体チツプ
JPS6240867U (ja)
JPS6157542U (ja)
JPS6310571U (ja)
JPH0448661U (ja)
JPS6232550U (ja)
JPS6115746U (ja) 集積回路用パツケ−ジ
JPH01166566U (ja)
JPS6196558U (ja)
JPH0338633U (ja)
JPH01174966U (ja)
JPS63164246U (ja)
JPS6157536U (ja)
JPS6418752U (ja)
JPS63167785U (ja)
JPH0341934U (ja)
JPS58120647U (ja) 混成集積回路
JPH0288240U (ja)
JPS62192648U (ja)
JPH0275776U (ja)
JPH01166565U (ja)
JPH02110367U (ja)