JPS628946B2 - - Google Patents
Info
- Publication number
- JPS628946B2 JPS628946B2 JP54087841A JP8784179A JPS628946B2 JP S628946 B2 JPS628946 B2 JP S628946B2 JP 54087841 A JP54087841 A JP 54087841A JP 8784179 A JP8784179 A JP 8784179A JP S628946 B2 JPS628946 B2 JP S628946B2
- Authority
- JP
- Japan
- Prior art keywords
- conductor layer
- etching
- resist
- photoresist
- printing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/24225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/24227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect not connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the semiconductor or solid-state body being mounted in a cavity or on a protrusion of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18162—Exposing the passive side of the semiconductor or solid-state body of a chip with build-up interconnect
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP8784179A JPS5612743A (en) | 1979-07-11 | 1979-07-11 | Processing method of projection for conductive layer of substrate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP8784179A JPS5612743A (en) | 1979-07-11 | 1979-07-11 | Processing method of projection for conductive layer of substrate |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5612743A JPS5612743A (en) | 1981-02-07 |
| JPS628946B2 true JPS628946B2 (enExample) | 1987-02-25 |
Family
ID=13926127
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP8784179A Granted JPS5612743A (en) | 1979-07-11 | 1979-07-11 | Processing method of projection for conductive layer of substrate |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5612743A (enExample) |
-
1979
- 1979-07-11 JP JP8784179A patent/JPS5612743A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5612743A (en) | 1981-02-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CA1301952C (en) | Selective solder formation on printed circuit boards | |
| KR100777994B1 (ko) | 엄격한 공차로 매입된 소자를 구비하는 인쇄 회로 기판형성 방법 | |
| US6977349B2 (en) | Method for manufacturing wiring circuit boards with bumps and method for forming bumps | |
| US2965952A (en) | Method for manufacturing etched circuitry | |
| JPH09232741A (ja) | プリント配線板 | |
| JPS628946B2 (enExample) | ||
| JPS628945B2 (enExample) | ||
| JPS5917981B2 (ja) | 基板導体層への突起製造方法 | |
| JPH08186373A (ja) | プリント配線板の製造方法 | |
| US5578186A (en) | Method for forming an acrylic resist on a substrate and a fabrication process of an electronic apparatus | |
| KR100275372B1 (ko) | 회로기판 제조방법 | |
| US5716760A (en) | Method for plating a substrate to eliminate the use of a solder mask | |
| JPH06164103A (ja) | フープ状フレキシブル基板の製造方法 | |
| JP2727870B2 (ja) | フィルムキャリアテープ及びその製造方法 | |
| JP2723744B2 (ja) | 印刷配線板の製造方法 | |
| JP2000309151A (ja) | ペースト状物質の印刷方法 | |
| JPS5819152B2 (ja) | インサツハイセンキバンノセイゾウホウホウ | |
| JPH0677633A (ja) | プリント配線板およびその製造方法 | |
| JPS6070796A (ja) | プリント回路板の製造法 | |
| JPH0354873B2 (enExample) | ||
| JPS6334937A (ja) | フイルムキヤリヤの製造方法 | |
| JPS63246894A (ja) | フレキシブルスル−ホ−ル基板の製造方法 | |
| JPH0494588A (ja) | 印刷配線板の製造方法 | |
| JPH0567871A (ja) | 印刷配線板及びその製造方法 | |
| JPS63209196A (ja) | 印刷配線板の製造方法 |