JPS6236255B2 - - Google Patents

Info

Publication number
JPS6236255B2
JPS6236255B2 JP3697180A JP3697180A JPS6236255B2 JP S6236255 B2 JPS6236255 B2 JP S6236255B2 JP 3697180 A JP3697180 A JP 3697180A JP 3697180 A JP3697180 A JP 3697180A JP S6236255 B2 JPS6236255 B2 JP S6236255B2
Authority
JP
Japan
Prior art keywords
register
multiplicand
decoder
stored
addition
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP3697180A
Other languages
English (en)
Japanese (ja)
Other versions
JPS56135240A (en
Inventor
Shinji Nishibe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Tokyo Shibaura Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tokyo Shibaura Electric Co Ltd filed Critical Tokyo Shibaura Electric Co Ltd
Priority to JP3697180A priority Critical patent/JPS56135240A/ja
Publication of JPS56135240A publication Critical patent/JPS56135240A/ja
Publication of JPS6236255B2 publication Critical patent/JPS6236255B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/52Multiplying; Dividing
    • G06F7/523Multiplying only
    • G06F7/533Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even
    • G06F7/5334Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product
    • G06F7/5336Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product overlapped, i.e. with successive bitgroups sharing one or more bits being recoded into signed digit representation, e.g. using the Modified Booth Algorithm
    • G06F7/5338Reduction of the number of iteration steps or stages, e.g. using the Booth algorithm, log-sum, odd-even by using multiple bit scanning, i.e. by decoding groups of successive multiplier bits in order to select an appropriate precalculated multiple of the multiplicand as a partial product overlapped, i.e. with successive bitgroups sharing one or more bits being recoded into signed digit representation, e.g. using the Modified Booth Algorithm each bitgroup having two new bits, e.g. 2nd order MBA

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Mathematical Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Pure & Applied Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
JP3697180A 1980-03-25 1980-03-25 Multiplying circuit Granted JPS56135240A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3697180A JPS56135240A (en) 1980-03-25 1980-03-25 Multiplying circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3697180A JPS56135240A (en) 1980-03-25 1980-03-25 Multiplying circuit

Publications (2)

Publication Number Publication Date
JPS56135240A JPS56135240A (en) 1981-10-22
JPS6236255B2 true JPS6236255B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1987-08-06

Family

ID=12484623

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3697180A Granted JPS56135240A (en) 1980-03-25 1980-03-25 Multiplying circuit

Country Status (1)

Country Link
JP (1) JPS56135240A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2538579B1 (fr) * 1982-12-23 1988-08-19 Thomson Csf Operateur elementaire, notamment pour multiplieur du type en cascade
JPS60144826A (ja) * 1984-01-05 1985-07-31 Nec Corp 演算処理装置

Also Published As

Publication number Publication date
JPS56135240A (en) 1981-10-22

Similar Documents

Publication Publication Date Title
JP3729881B2 (ja) 並列加算および平均演算を行うための回路およびその方法
JPH07200260A (ja) 単一プロセッサにおける並列データ処理
US4592005A (en) Masked arithmetic logic unit
JP3442192B2 (ja) データ駆動型情報処理装置
US5363322A (en) Data processor with an integer multiplication function on a fractional multiplier
JPS60140429A (ja) 10進乗算装置
JPS58182754A (ja) 演算処理装置
JPH07107664B2 (ja) 乗算回路
JPS6236255B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US3417236A (en) Parallel binary adder utilizing cyclic control signals
US4611273A (en) Synchronized microsequencer for a microprocessor
US4685077A (en) Data processing apparatus having binary multiplication capability
US6035310A (en) Method and circuit for performing a shift arithmetic right operation
JPS6125166B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US5018092A (en) Stack-type arithmetic circuit
JP2664750B2 (ja) 演算装置及び演算処理方法
JP2558831B2 (ja) パイプライン制御方式
JPH07248918A (ja) マイクロプロセッサ
JPH02100127A (ja) データ処理装置
JP3088956B2 (ja) 演算装置
JPH0580690B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH04330519A (ja) 乗算回路
SU896623A1 (ru) Устройство управлени конвейерным вычислительным устройством
JPH04364525A (ja) 並列演算装置
JPH0113129B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)