JPS6160575B2 - - Google Patents
Info
- Publication number
- JPS6160575B2 JPS6160575B2 JP56071657A JP7165781A JPS6160575B2 JP S6160575 B2 JPS6160575 B2 JP S6160575B2 JP 56071657 A JP56071657 A JP 56071657A JP 7165781 A JP7165781 A JP 7165781A JP S6160575 B2 JPS6160575 B2 JP S6160575B2
- Authority
- JP
- Japan
- Prior art keywords
- lead
- support
- leads
- semiconductor device
- insulating film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49558—Insulating layers on lead frames, e.g. bridging members
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/50—Tape automated bonding [TAB] connectors, i.e. film carriers; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/15165—Monolayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15312—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56071657A JPS57186346A (en) | 1981-05-12 | 1981-05-12 | Manufacture of semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56071657A JPS57186346A (en) | 1981-05-12 | 1981-05-12 | Manufacture of semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS57186346A JPS57186346A (en) | 1982-11-16 |
| JPS6160575B2 true JPS6160575B2 (enExample) | 1986-12-22 |
Family
ID=13466892
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56071657A Granted JPS57186346A (en) | 1981-05-12 | 1981-05-12 | Manufacture of semiconductor device |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS57186346A (enExample) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5057461A (en) * | 1987-03-19 | 1991-10-15 | Texas Instruments Incorporated | Method of mounting integrated circuit interconnect leads releasably on film |
-
1981
- 1981-05-12 JP JP56071657A patent/JPS57186346A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS57186346A (en) | 1982-11-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS5998591A (ja) | 両面回路接続方法 | |
| JPH01303730A (ja) | 半導体素子の実装構造とその製造方法 | |
| JPS59222947A (ja) | 半導体装置およびその製造方法 | |
| JPS61251047A (ja) | 半導体デバイスパッケージ及びその製造方法 | |
| JPS6160575B2 (enExample) | ||
| JPS59154054A (ja) | ワイヤおよびそれを用いた半導体装置 | |
| JPH04316897A (ja) | Icカード | |
| JPH05326817A (ja) | マルチチップパッケージ | |
| JPS6318335B2 (enExample) | ||
| JPS6242376B2 (enExample) | ||
| JP2974840B2 (ja) | 半導体素子の実装方法 | |
| JP2002359336A (ja) | 半導体装置 | |
| JP3084023B1 (ja) | 半導体デバイス及びその製造方法 | |
| JP2699557B2 (ja) | Tab形式半導体装置の製造方法 | |
| JP2822987B2 (ja) | 電子回路パッケージ組立体およびその製造方法 | |
| JP2953893B2 (ja) | プリント基板ジャンパー配線方法及びジャンパー配線用射出成形プリント基板 | |
| JP2780523B2 (ja) | 半導体装置の実装方法 | |
| JP2001291800A (ja) | 電子部品用パッケージ | |
| JP2782374B2 (ja) | 電子部品搭載装置及びその製造方法 | |
| JP3174975B2 (ja) | 電子部品搭載装置 | |
| JPH1084177A (ja) | 回路基板およびその製造方法 | |
| JPH0225245Y2 (enExample) | ||
| JPS59204265A (ja) | 混成集積回路の製造方法 | |
| JPS63211655A (ja) | 半田埋め込みレジストシ−ト | |
| JPH04299544A (ja) | フィルムキャリヤ半導体装置の製造方法 |