JPS6113624B2 - - Google Patents
Info
- Publication number
- JPS6113624B2 JPS6113624B2 JP5317480A JP5317480A JPS6113624B2 JP S6113624 B2 JPS6113624 B2 JP S6113624B2 JP 5317480 A JP5317480 A JP 5317480A JP 5317480 A JP5317480 A JP 5317480A JP S6113624 B2 JPS6113624 B2 JP S6113624B2
- Authority
- JP
- Japan
- Prior art keywords
- processing device
- processing unit
- control line
- data bus
- central processing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/163—Interprocessor communication
- G06F15/167—Interprocessor communication using a common memory, e.g. mailbox
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Information Transfer Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP5317480A JPS56149661A (en) | 1980-04-21 | 1980-04-21 | Interface system |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP5317480A JPS56149661A (en) | 1980-04-21 | 1980-04-21 | Interface system |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS56149661A JPS56149661A (en) | 1981-11-19 |
| JPS6113624B2 true JPS6113624B2 (show.php) | 1986-04-14 |
Family
ID=12935487
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5317480A Granted JPS56149661A (en) | 1980-04-21 | 1980-04-21 | Interface system |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS56149661A (show.php) |
-
1980
- 1980-04-21 JP JP5317480A patent/JPS56149661A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS56149661A (en) | 1981-11-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS6113624B2 (show.php) | ||
| JPS61165170A (ja) | バス制御方式 | |
| WO1985003372A1 (fr) | Systeme de transmission/reception de donnees permettant de transmettre des donnees en direction et en provenance d'un organe de memoire auxiliaire | |
| US5732226A (en) | Apparatus for granting either a CPU data bus or a memory data bus or a memory data bus access to a PCI bus | |
| JP3028998B2 (ja) | Dma転送回路 | |
| JPS5999522A (ja) | 入出力制御方式 | |
| JPS6048566A (ja) | メモリバスアクセス方式 | |
| JPH023853A (ja) | Cpuのインタフェース方法 | |
| JPH0271488A (ja) | データ処理システム | |
| JPS60140451A (ja) | メモリバス方式 | |
| JPH0425958A (ja) | アドレスカウンタ制御方式 | |
| JPS63217598A (ja) | 集積回路 | |
| JPH0476152B2 (show.php) | ||
| JPS59107498A (ja) | メモリのデ−タの読み出し方法 | |
| KR950033853A (ko) | 고속정보전송이 가능한 인터페이스회로를 갖는 컴퓨터시스템 | |
| JPS6023429B2 (ja) | 記憶装置 | |
| JPS63188883A (ja) | 記憶装置 | |
| JPH05298133A (ja) | データ転送装置 | |
| JPS61166617A (ja) | リセツト制御方式 | |
| JPS589446B2 (ja) | デ−タ・バスのノイズ抑制方式 | |
| JPS59170933A (ja) | プリンタにおける入力デ−タ制御装置 | |
| JPH0351018B2 (show.php) | ||
| JPS6224497A (ja) | メモリ回路 | |
| JPS5839328A (ja) | 補助記憶デ−タ入出力制御装置 | |
| JPS60222925A (ja) | 磁気デイスク装置 |