JPS60229160A - マルチプロセツサシステム - Google Patents

マルチプロセツサシステム

Info

Publication number
JPS60229160A
JPS60229160A JP59085008A JP8500884A JPS60229160A JP S60229160 A JPS60229160 A JP S60229160A JP 59085008 A JP59085008 A JP 59085008A JP 8500884 A JP8500884 A JP 8500884A JP S60229160 A JPS60229160 A JP S60229160A
Authority
JP
Japan
Prior art keywords
data
transfer
signal
processor
dma
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP59085008A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6360430B2 (enExample
Inventor
Seishi Kinoshita
木下 清史
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to JP59085008A priority Critical patent/JPS60229160A/ja
Priority to US06/727,828 priority patent/US4866597A/en
Publication of JPS60229160A publication Critical patent/JPS60229160A/ja
Publication of JPS6360430B2 publication Critical patent/JPS6360430B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/167Interprocessor communication using a common memory, e.g. mailbox

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Multi Processors (AREA)
  • Information Transfer Systems (AREA)
  • Memory System (AREA)
  • Bus Control (AREA)
JP59085008A 1984-04-26 1984-04-26 マルチプロセツサシステム Granted JPS60229160A (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP59085008A JPS60229160A (ja) 1984-04-26 1984-04-26 マルチプロセツサシステム
US06/727,828 US4866597A (en) 1984-04-26 1985-04-26 Multiprocessor system and control method therefor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59085008A JPS60229160A (ja) 1984-04-26 1984-04-26 マルチプロセツサシステム

Publications (2)

Publication Number Publication Date
JPS60229160A true JPS60229160A (ja) 1985-11-14
JPS6360430B2 JPS6360430B2 (enExample) 1988-11-24

Family

ID=13846713

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59085008A Granted JPS60229160A (ja) 1984-04-26 1984-04-26 マルチプロセツサシステム

Country Status (2)

Country Link
US (1) US4866597A (enExample)
JP (1) JPS60229160A (enExample)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02112051A (ja) * 1988-10-20 1990-04-24 Nec Corp データ転送方式
JPH044453A (ja) * 1990-04-23 1992-01-08 Nec Corp 分散プロセッサ制御方式

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5222227A (en) * 1987-01-16 1993-06-22 Hitachi, Ltd. Direct memory access controller for a multi-microcomputer system
US4975832A (en) * 1987-06-25 1990-12-04 Teac Corporation Microcomputer system with dual DMA mode transmissions
JP2539058B2 (ja) * 1989-03-30 1996-10-02 三菱電機株式会社 デ―タプロセッサ
US5023778A (en) * 1990-03-23 1991-06-11 General Motors Corporation Interprocessor communication method
AU628264B2 (en) * 1990-08-14 1992-09-10 Oracle International Corporation Methods and apparatus for providing a client interface to an object-oriented invocation of an application
AU639802B2 (en) * 1990-08-14 1993-08-05 Oracle International Corporation Methods and apparatus for providing dynamic invocation of applications in a distributed heterogeneous environment
AU628753B2 (en) * 1990-08-14 1992-09-17 Digital Equipment Corporation Method and apparatus for implementing server functions in a distributed heterogeneous environment
AU647535B2 (en) * 1990-09-28 1994-03-24 Fujitsu Limited Message control system in a data communication system
DE69124946T2 (de) * 1990-11-30 1997-09-18 Ibm Bidirektionaler FIFO-Puffer zur Schnittstellenbildung zwischen zwei Bussen
US5276684A (en) * 1991-07-22 1994-01-04 International Business Machines Corporation High performance I/O processor
US5440691A (en) * 1992-02-27 1995-08-08 Digital Equipment Corporation, Pat. Law Group System for minimizing underflowing transmit buffer and overflowing receive buffer by giving highest priority for storage device access
US5546543A (en) * 1993-03-26 1996-08-13 Digital Equipment Corporation Method for assigning priority to receive and transmit requests in response to occupancy of receive and transmit buffers when transmission and reception are in progress
JPH08147479A (ja) * 1994-11-17 1996-06-07 Hitachi Ltd 画像出力装置並びに画像復号化装置
IT1288076B1 (it) * 1996-05-30 1998-09-10 Antonio Esposito Multicalcolatore elettronico numerico parallelo multiprocessore a ridondanza di processori accoppiati
US5901291A (en) * 1996-10-21 1999-05-04 International Business Machines Corporation Method and apparatus for maintaining message order in multi-user FIFO stacks
TW432362B (en) * 1997-04-02 2001-05-01 Matsushita Electric Industrial Co Ltd High speed data input-output device which fetches data into internal memory and performs operations on the data before outputting the data
GB2329984B (en) * 1997-10-01 2002-07-17 Thomson Training & Simulation A Multi-Processor Computer System
US6412027B1 (en) * 1998-02-11 2002-06-25 Globespanvirata, Inc. Direct memory access controller having on-board arbitration circuitry
EP1317712A1 (en) 2000-09-06 2003-06-11 Koninklijke Philips Electronics N.V. Inter-processor communication system
US6907480B2 (en) * 2001-07-11 2005-06-14 Seiko Epson Corporation Data processing apparatus and data input/output apparatus and data input/output method
JP3882666B2 (ja) * 2002-04-19 2007-02-21 株式会社デンソー 送信装置及び電子制御装置
CN100447768C (zh) * 2002-07-23 2008-12-31 Nxp股份有限公司 用于处理器之间的通信的改进的处理器间通信系统
KR100630071B1 (ko) * 2003-11-05 2006-09-27 삼성전자주식회사 다중 프로세서 환경에서의 dma를 이용한 고속 데이터전송 방법 및 그 장치

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4115854A (en) * 1977-03-28 1978-09-19 International Business Machines Corporation Channel bus controller
US4355354A (en) * 1978-06-29 1982-10-19 Standard Oil Company (Indiana) Interface apparatus for coupling a minicomputer to a microcomputer for the transfer of data between them and method for using same
US4258418A (en) * 1978-12-28 1981-03-24 International Business Machines Corporation Variable capacity data buffer system
US4371932A (en) * 1979-07-30 1983-02-01 International Business Machines Corp. I/O Controller for transferring data between a host processor and multiple I/O units
JPS5835294B2 (ja) * 1980-02-06 1983-08-02 富士通株式会社 マルチプロセツサ処理方式
JPS5750037A (en) * 1980-09-10 1982-03-24 Fujitsu Ltd Data transfer system
US4513370A (en) * 1982-07-19 1985-04-23 Amdahl Corporation Data transfer control system and method for a plurality of linked stations
US4590556A (en) * 1983-01-17 1986-05-20 Tandy Corporation Co-processor combination
US4648029A (en) * 1984-08-27 1987-03-03 International Business Machines Corporation Multiplexed interrupt/DMA request arbitration apparatus and method

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02112051A (ja) * 1988-10-20 1990-04-24 Nec Corp データ転送方式
JPH044453A (ja) * 1990-04-23 1992-01-08 Nec Corp 分散プロセッサ制御方式

Also Published As

Publication number Publication date
US4866597A (en) 1989-09-12
JPS6360430B2 (enExample) 1988-11-24

Similar Documents

Publication Publication Date Title
JPS60229160A (ja) マルチプロセツサシステム
US5283872A (en) SCSI device having transfer parameter storage memory blocks which correspond to each apparatus
US5276684A (en) High performance I/O processor
KR101035225B1 (ko) 개량 데이터 전송을 위한 제어기 장치 및 방법
JP3066908B2 (ja) 符号,復号装置
EP0432978A2 (en) Apparatus for conditioning priority arbitration in buffered direct memory addressing
TWI292873B (en) Addressable media of circuit simulation bus transaction analysis and related methods
JPS6282449A (ja) コンピユ−タのインタ−フエイス装置
CN101446931B (zh) 一种实现输入输出数据一致性的系统及方法
JP2019164486A (ja) 情報処理システム、情報処理方法及びメモリシステム
CN111666235B (zh) 用于高速互连网络接口芯片的pio通信装置,芯片,设备及方法
TW473665B (en) Transaction routing system
WO1998012634A2 (en) Solid state data processor with versatile multisource interrupt organization
WO2003009301A1 (en) Storage device
CN1120424C (zh) 把处理器数据突发传送到i/o装置或反向传送的方法
CN116186793B (zh) 一种基于risc-v的安全芯片架构及其工作方法
JPS58195265A (ja) マイクロコンピユ−タ
JP5789832B2 (ja) 集積回路装置、検証装置及び検証方法
CN100411382C (zh) 一种先进先出处理芯片及其数据更新方法
JP3293838B2 (ja) データ転送方式
CN1893360B (zh) 数据传输控制装置及电子设备
JPS58197540A (ja) バス・システム
CN117349103A (zh) 基于fpga验证soc芯片pcie控制器的系统
JPH0334043A (ja) システムバスを介してデータをやりとりする情報処理装置
JP3480963B2 (ja) Dma転送システム