JPS5967746A - 多点監視フレ−ム同期パタ−ン検出回路 - Google Patents

多点監視フレ−ム同期パタ−ン検出回路

Info

Publication number
JPS5967746A
JPS5967746A JP57178855A JP17885582A JPS5967746A JP S5967746 A JPS5967746 A JP S5967746A JP 57178855 A JP57178855 A JP 57178855A JP 17885582 A JP17885582 A JP 17885582A JP S5967746 A JPS5967746 A JP S5967746A
Authority
JP
Japan
Prior art keywords
circuit
shift register
output
frame
level
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP57178855A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0134491B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html
Inventor
Masanori Kajiwara
梶原 正範
Takao Moriya
守屋 隆夫
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP57178855A priority Critical patent/JPS5967746A/ja
Publication of JPS5967746A publication Critical patent/JPS5967746A/ja
Publication of JPH0134491B2 publication Critical patent/JPH0134491B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/041Speed or phase control by synchronisation signals using special codes as synchronising signal

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Time-Division Multiplex Systems (AREA)
JP57178855A 1982-10-12 1982-10-12 多点監視フレ−ム同期パタ−ン検出回路 Granted JPS5967746A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57178855A JPS5967746A (ja) 1982-10-12 1982-10-12 多点監視フレ−ム同期パタ−ン検出回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57178855A JPS5967746A (ja) 1982-10-12 1982-10-12 多点監視フレ−ム同期パタ−ン検出回路

Publications (2)

Publication Number Publication Date
JPS5967746A true JPS5967746A (ja) 1984-04-17
JPH0134491B2 JPH0134491B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1989-07-19

Family

ID=16055853

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57178855A Granted JPS5967746A (ja) 1982-10-12 1982-10-12 多点監視フレ−ム同期パタ−ン検出回路

Country Status (1)

Country Link
JP (1) JPS5967746A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61189041A (ja) * 1985-02-15 1986-08-22 Nec Corp 信号判定装置

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0464930U (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * 1990-10-09 1992-06-04

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS533723A (en) * 1976-06-30 1978-01-13 Fujitsu Ltd Frame synchronous system
JPS5787252A (en) * 1980-11-18 1982-05-31 Fujitsu General Ltd Compensating system for step out of pcm signal

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS533723A (en) * 1976-06-30 1978-01-13 Fujitsu Ltd Frame synchronous system
JPS5787252A (en) * 1980-11-18 1982-05-31 Fujitsu General Ltd Compensating system for step out of pcm signal

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61189041A (ja) * 1985-02-15 1986-08-22 Nec Corp 信号判定装置

Also Published As

Publication number Publication date
JPH0134491B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1989-07-19

Similar Documents

Publication Publication Date Title
GB2089178B (en) Digital signal processing
JPH06111022A (ja) ラスタオペレーション装置
GB1517750A (en) Reframing circuit for a time division multiplex system
JPS5967746A (ja) 多点監視フレ−ム同期パタ−ン検出回路
JPH06149662A (ja) Romバースト転送の連続読みだし拡大方式およびその方式を用いたrom内蔵型マイクロコンピュータシステム
GB1225631A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
US4741005A (en) Counter circuit having flip-flops for synchronizing carry signals between stages
JP2870052B2 (ja) 無音状態検出回路
JP2589884B2 (ja) ビットサーチ回路
JP2811671B2 (ja) 同期信号検出装置
KR100270335B1 (ko) 동기보호정보를순회시킨프레임동기장치
JP2559791Y2 (ja) クロック発生回路
JP2876747B2 (ja) フレーム同期回路
EP0187758A1 (en) Counting apparatus having independent subcounters
JPS5851616A (ja) 直並列変換方式
JP2985560B2 (ja) データフォーマット変換器
SU1193826A1 (ru) Преобразователь параллельного кода в последовательный
JPH0955728A (ja) フレーム同期検出方式
JP3105584B2 (ja) シリアル・パラレル信号変換回路
SU1316082A1 (ru) Устройство дл выполнени операции "Пирса
JPH02177737A (ja) 多チャンネルマルチフレーム受信回路
JPH031734A (ja) クロックスリップ検出回路
JPS628816B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS62182911A (ja) タイミングチエツク制御装置
JPS62227235A (ja) フレ−ム同期回路