JPS57193847A - Memory bank dividing circuit - Google Patents

Memory bank dividing circuit

Info

Publication number
JPS57193847A
JPS57193847A JP7820981A JP7820981A JPS57193847A JP S57193847 A JPS57193847 A JP S57193847A JP 7820981 A JP7820981 A JP 7820981A JP 7820981 A JP7820981 A JP 7820981A JP S57193847 A JPS57193847 A JP S57193847A
Authority
JP
Japan
Prior art keywords
memory
signal
instruction
bank
bank dividing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP7820981A
Other languages
Japanese (ja)
Inventor
Kazuyuki Tanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP7820981A priority Critical patent/JPS57193847A/en
Publication of JPS57193847A publication Critical patent/JPS57193847A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE: To make a high-speed instruction execution possible, by providing a preset counter or shift register which performs the counting or shift operation at the timing of a memory read signal and using the output signal as a bank dividing signal.
CONSTITUTION: A preset counter or shift register is provided which performs the counting or shift operation at the timing of a memory read signal. For example, an address read out from a CPU 1 at a prescribed time is transmitted to an address bus (a) to read out an instruction word from a memory, and this instruction word is inputted to an instruction decode memory 3-4. Next, data written in the address selected by the instruction decode memory 3-4 is outputted and is inputted to an instruction counter 3-5, and the output signal is inputted to a bank dividing memory switch 3-3 through a gate 3-6. A bank signal is switched from data of a bank dividing memory 3-1 to data of a bank dividing memory 3-2 in accordance with the change of the output signal of the gate 3-6.
COPYRIGHT: (C)1982,JPO&Japio
JP7820981A 1981-05-22 1981-05-22 Memory bank dividing circuit Pending JPS57193847A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP7820981A JPS57193847A (en) 1981-05-22 1981-05-22 Memory bank dividing circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP7820981A JPS57193847A (en) 1981-05-22 1981-05-22 Memory bank dividing circuit

Publications (1)

Publication Number Publication Date
JPS57193847A true JPS57193847A (en) 1982-11-29

Family

ID=13655646

Family Applications (1)

Application Number Title Priority Date Filing Date
JP7820981A Pending JPS57193847A (en) 1981-05-22 1981-05-22 Memory bank dividing circuit

Country Status (1)

Country Link
JP (1) JPS57193847A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59134841U (en) * 1983-02-25 1984-09-08 ソニー株式会社 information processing equipment
JPS6033644A (en) * 1983-08-05 1985-02-21 Nippon Sheet Glass Co Ltd Memory bank switching method and its device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59134841U (en) * 1983-02-25 1984-09-08 ソニー株式会社 information processing equipment
JPS6033644A (en) * 1983-08-05 1985-02-21 Nippon Sheet Glass Co Ltd Memory bank switching method and its device

Similar Documents

Publication Publication Date Title
JPS54100634A (en) Computer
JPS57167186A (en) Memory circuit
JPS55134442A (en) Data transfer unit
JPS57193847A (en) Memory bank dividing circuit
JPS55154635A (en) Data processor
JPS5532270A (en) Read control circuit for memory unit
JPS522330A (en) Data processig unit
JPS56156978A (en) Memory control system
JPS5663628A (en) Data processing device
JPS54148439A (en) Information memory unit
JPS55122216A (en) Magnetic card read/write control unit
JPS55134463A (en) Multiprocessor
JPS5776604A (en) Numeric controller
JPS54122944A (en) Logic circuit
JPS55134443A (en) Data processing unit
JPS5494839A (en) Memory unit
JPS52103936A (en) Multiple data group read circuit
JPS5748149A (en) Memory device
JPS5566042A (en) Memory control circuit
JPS5682961A (en) Memory control system
JPS5690345A (en) External register write system
JPS5650450A (en) Memory control system
JPS55163677A (en) Memory read control system
JPS556650A (en) Control-memory access system with writing function
JPS5444452A (en) Digital differentiation analyzer