JPS5472985A - Manufacture of integrated-circuit device - Google Patents

Manufacture of integrated-circuit device

Info

Publication number
JPS5472985A
JPS5472985A JP13999677A JP13999677A JPS5472985A JP S5472985 A JPS5472985 A JP S5472985A JP 13999677 A JP13999677 A JP 13999677A JP 13999677 A JP13999677 A JP 13999677A JP S5472985 A JPS5472985 A JP S5472985A
Authority
JP
Japan
Prior art keywords
region
type
film
diffusing
impurity
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP13999677A
Other languages
Japanese (ja)
Inventor
Kaoru Niino
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to JP13999677A priority Critical patent/JPS5472985A/en
Publication of JPS5472985A publication Critical patent/JPS5472985A/en
Pending legal-status Critical Current

Links

Landscapes

  • Bipolar Transistors (AREA)

Abstract

PURPOSE:To obtain a low-resistance buried region with a sheet resistance in the same way as the use of an As impurity, by using the same mask, at the time of the formation of the buried region on a semiconductor substrate, for diffusing a P impurity before diffusing a high-density Sb impurity. CONSTITUTION:Onto P-type Si substrate 11, SiO2 film 12 with window 12a is provided, and film 12 is used as a mask for diffusing P impurities to form N<+>-type buried region 13. Next, SiO2 film 14 generated at this time is removed and Sb impurities are diffused to higher density than that of region 13 to form shallow N<+>- type region 15 inside region 13, thereby providing the burying double layer composed of regions 13 and 15. Although N-type layer 16 is epitaxy-grown on the entire surface after film 12 is removed, the infiltration of impurities contained in regions 13 and 15 into layer 16 owing to the auto-doping is a little at this time. In this way, the IC substrate with the double buried region is obtained, whrer the element region is formed in a normal method.
JP13999677A 1977-11-24 1977-11-24 Manufacture of integrated-circuit device Pending JPS5472985A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP13999677A JPS5472985A (en) 1977-11-24 1977-11-24 Manufacture of integrated-circuit device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13999677A JPS5472985A (en) 1977-11-24 1977-11-24 Manufacture of integrated-circuit device

Publications (1)

Publication Number Publication Date
JPS5472985A true JPS5472985A (en) 1979-06-11

Family

ID=15258496

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13999677A Pending JPS5472985A (en) 1977-11-24 1977-11-24 Manufacture of integrated-circuit device

Country Status (1)

Country Link
JP (1) JPS5472985A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5785243A (en) * 1980-11-17 1982-05-27 Fujitsu Ltd Manufacture of semiconductor device
JP2000188296A (en) * 1998-12-22 2000-07-04 Sony Corp Semiconductor device and its manufacture

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5785243A (en) * 1980-11-17 1982-05-27 Fujitsu Ltd Manufacture of semiconductor device
JP2000188296A (en) * 1998-12-22 2000-07-04 Sony Corp Semiconductor device and its manufacture
JP4534267B2 (en) * 1998-12-22 2010-09-01 ソニー株式会社 Manufacturing method of semiconductor device

Similar Documents

Publication Publication Date Title
JPS54100273A (en) Memory circuit and variable resistance element
JPS5586151A (en) Manufacture of semiconductor integrated circuit
JPS55105344A (en) Semiconductor device
JPS5472985A (en) Manufacture of integrated-circuit device
JPS5417682A (en) Semiconductor and its manufacture
JPS5310265A (en) Impurity diffusion method
JPS5456381A (en) Production of semiconductor device
JPS5568650A (en) Manufacturing method of semiconductor device
JPS5538082A (en) Formation for buried layer of semiconductor device
JPS54158889A (en) Manufacture of semiconductor device
JPS54148486A (en) Semiconductor device
JPS5548959A (en) Semiconductor ic device and manufacturing
JPS5578542A (en) Manufacture of semiconductor device
JPS5637622A (en) Manufacture of semiconductor device
JPS5373081A (en) Manufacture of mis-type semiconductor device
JPS5482981A (en) Nanufacture of semiconductor device
JPS5469089A (en) Semiconductor device
JPS5591866A (en) Manufacture of semiconductor device
JPS5548965A (en) Semiconductor device
JPS52147969A (en) Manufacture of semiconductor device
JPS54150091A (en) Semiconductor device
JPS57206063A (en) Semiconductor substrate and manufacture therefor
JPS5776872A (en) Semiconductor device
JPS5513942A (en) Manufacturing method of semiconductor light receiving element
JPS5645046A (en) Semiconductor integrated circuit device and manufacture thereof

Legal Events

Date Code Title Description
A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20060221

A601 Written request for extension of time

Free format text: JAPANESE INTERMEDIATE CODE: A601

Effective date: 20060519

A602 Written permission of extension of time

Free format text: JAPANESE INTERMEDIATE CODE: A602

Effective date: 20060703

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20060814

A02 Decision of refusal

Effective date: 20070515

Free format text: JAPANESE INTERMEDIATE CODE: A02

A521 Written amendment

Effective date: 20070810

Free format text: JAPANESE INTERMEDIATE CODE: A523

A521 Written amendment

Effective date: 20071108

Free format text: JAPANESE INTERMEDIATE CODE: A523

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20071218

A911 Transfer of reconsideration by examiner before appeal (zenchi)

Free format text: JAPANESE INTERMEDIATE CODE: A911

Effective date: 20080207

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20080630

A601 Written request for extension of time

Free format text: JAPANESE INTERMEDIATE CODE: A601

Effective date: 20080929

A602 Written permission of extension of time

Free format text: JAPANESE INTERMEDIATE CODE: A602

Effective date: 20081003

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20081225

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20090216

A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20090318

R150 Certificate of patent (=grant) or registration of utility model

Free format text: JAPANESE INTERMEDIATE CODE: R150

FPAY Renewal fee payment (prs date is renewal date of database)

Year of fee payment: 3

Free format text: PAYMENT UNTIL: 20120327

FPAY Renewal fee payment (prs date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130327

Year of fee payment: 4

FPAY Renewal fee payment (prs date is renewal date of database)

Free format text: PAYMENT UNTIL: 20140327

Year of fee payment: 5

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250