JPH10232818A - メモリ・コントローラ - Google Patents
メモリ・コントローラInfo
- Publication number
- JPH10232818A JPH10232818A JP10004583A JP458398A JPH10232818A JP H10232818 A JPH10232818 A JP H10232818A JP 10004583 A JP10004583 A JP 10004583A JP 458398 A JP458398 A JP 458398A JP H10232818 A JPH10232818 A JP H10232818A
- Authority
- JP
- Japan
- Prior art keywords
- data
- memory
- signal
- delay
- memory controller
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1694—Configuration of memory controller to different memory types
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1689—Synchronisation and timing concerns
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4234—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
- G06F13/4239—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with asynchronous protocol
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Read Only Memory (AREA)
- Dram (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP97410009.1 | 1997-01-23 | ||
| EP97410009A EP0855653B1 (en) | 1997-01-23 | 1997-01-23 | Memory controller with a programmable strobe delay |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPH10232818A true JPH10232818A (ja) | 1998-09-02 |
| JPH10232818A5 JPH10232818A5 (enExample) | 2005-08-04 |
Family
ID=8229944
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP10004583A Pending JPH10232818A (ja) | 1997-01-23 | 1998-01-13 | メモリ・コントローラ |
Country Status (3)
| Country | Link |
|---|---|
| EP (1) | EP0855653B1 (enExample) |
| JP (1) | JPH10232818A (enExample) |
| DE (1) | DE69731066T2 (enExample) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001337862A (ja) * | 2000-05-29 | 2001-12-07 | Fujitsu Ltd | メモリシステム及びそのセットアップ方法 |
| WO2002001363A1 (en) * | 2000-06-27 | 2002-01-03 | Matsushita Electric Industrial, Co., Ltd. | Memory control device, and memory control method |
| JP2002366421A (ja) * | 2001-06-07 | 2002-12-20 | Oki Electric Ind Co Ltd | メモリ制御回路とメモリ制御方法 |
| KR100389916B1 (ko) * | 2000-08-28 | 2003-07-04 | 삼성전자주식회사 | 메모리 모듈 및 메모리 컨트롤러 |
| WO2009096141A1 (ja) * | 2008-01-29 | 2009-08-06 | Panasonic Corporation | メモリアクセスタイミング調整装置及びメモリアクセスタイミング調整方法 |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6067594A (en) | 1997-09-26 | 2000-05-23 | Rambus, Inc. | High frequency bus system |
| US7050959B1 (en) | 1999-12-23 | 2006-05-23 | Intel Corporation | Dynamic thermal management for integrated circuits |
| US6578125B2 (en) * | 2000-02-14 | 2003-06-10 | Sanyo Electric Co., Ltd. | Memory access circuit and memory access control circuit |
| US6553472B2 (en) | 2001-01-12 | 2003-04-22 | Sun Microsystems, Inc. | Method for programming clock delays, command delays, read command parameter delays, and write command parameter delays of a memory controller in a high performance microprocessor |
| US6675272B2 (en) | 2001-04-24 | 2004-01-06 | Rambus Inc. | Method and apparatus for coordinating memory operations among diversely-located memory components |
| EP1253521B1 (en) * | 2001-04-24 | 2011-01-26 | Rambus Inc. | Method and apparatus for signaling between devices of a memory system |
| US8391039B2 (en) | 2001-04-24 | 2013-03-05 | Rambus Inc. | Memory module with termination component |
| US6697926B2 (en) * | 2001-06-06 | 2004-02-24 | Micron Technology, Inc. | Method and apparatus for determining actual write latency and accurately aligning the start of data capture with the arrival of data at a memory device |
| US6918048B2 (en) * | 2001-06-28 | 2005-07-12 | Intel Corporation | System and method for delaying a strobe signal based on a slave delay base and a master delay adjustment |
| US20040215912A1 (en) * | 2003-04-24 | 2004-10-28 | George Vergis | Method and apparatus to establish, report and adjust system memory usage |
| EP1479883A1 (de) | 2003-05-10 | 2004-11-24 | Universität Stuttgart | Verfahren und Vorrichtung zur Reinigung von Abgasen |
| US7301831B2 (en) | 2004-09-15 | 2007-11-27 | Rambus Inc. | Memory systems with variable delays for write data signals |
| US7966439B1 (en) * | 2004-11-24 | 2011-06-21 | Nvidia Corporation | Apparatus, system, and method for a fast data return memory controller |
| CN101401165B (zh) * | 2006-03-13 | 2012-08-29 | Nxp股份有限公司 | 电子电路、双倍数据率接口和处理器以及双倍数据率传输的方法 |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5335337A (en) * | 1989-01-27 | 1994-08-02 | Digital Equipment Corporation | Programmable data transfer timing |
| US5615358A (en) * | 1992-05-28 | 1997-03-25 | Texas Instruments Incorporated | Time skewing arrangement for operating memory in synchronism with a data processor |
| US5509138A (en) * | 1993-03-22 | 1996-04-16 | Compaq Computer Corporation | Method for determining speeds of memory modules |
| US5557782A (en) * | 1994-07-12 | 1996-09-17 | Zenith Data Systems Corporation | Flexible deterministic state machine |
| EP0800684A4 (en) * | 1995-10-26 | 1998-03-25 | Motorola Inc | METHOD AND DEVICE FOR CODING AND DECODING A MOVED FRAME DIFFERENCE |
-
1997
- 1997-01-23 EP EP97410009A patent/EP0855653B1/en not_active Expired - Lifetime
- 1997-01-23 DE DE69731066T patent/DE69731066T2/de not_active Expired - Fee Related
-
1998
- 1998-01-13 JP JP10004583A patent/JPH10232818A/ja active Pending
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001337862A (ja) * | 2000-05-29 | 2001-12-07 | Fujitsu Ltd | メモリシステム及びそのセットアップ方法 |
| WO2002001363A1 (en) * | 2000-06-27 | 2002-01-03 | Matsushita Electric Industrial, Co., Ltd. | Memory control device, and memory control method |
| KR100389916B1 (ko) * | 2000-08-28 | 2003-07-04 | 삼성전자주식회사 | 메모리 모듈 및 메모리 컨트롤러 |
| US7246250B2 (en) | 2000-08-28 | 2007-07-17 | Samsung Electronics Co., Ltd. | Memory device controls delay time of data input buffer in response to delay control information based on a position of a memory device received from memory controller |
| JP2002366421A (ja) * | 2001-06-07 | 2002-12-20 | Oki Electric Ind Co Ltd | メモリ制御回路とメモリ制御方法 |
| WO2009096141A1 (ja) * | 2008-01-29 | 2009-08-06 | Panasonic Corporation | メモリアクセスタイミング調整装置及びメモリアクセスタイミング調整方法 |
| JPWO2009096141A1 (ja) * | 2008-01-29 | 2011-05-26 | パナソニック株式会社 | メモリアクセスタイミング調整装置及びメモリアクセスタイミング調整方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| DE69731066T2 (de) | 2005-10-06 |
| EP0855653A1 (en) | 1998-07-29 |
| DE69731066D1 (de) | 2004-11-11 |
| EP0855653B1 (en) | 2004-10-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH10232818A (ja) | メモリ・コントローラ | |
| US4719593A (en) | Apparatus for generating digital timing waveforms | |
| US7759998B2 (en) | Timing adjustment circuit | |
| JP3489147B2 (ja) | データ転送方式 | |
| US8432754B2 (en) | Memory control apparatus and mask timing adjusting method | |
| CN100474436C (zh) | 用于延迟电路的方法和装置 | |
| KR20040008835A (ko) | 클록 동기화 방법 | |
| US7949080B2 (en) | Phase adjusting function evaluating method, transmission margin measuring method, information processing apparatus and computer readable information recording medium | |
| US8143927B2 (en) | Pulse control device | |
| US20210397753A1 (en) | Secured communication by monitoring bus transactions using selectively delayed clock signal | |
| US6754869B2 (en) | Method and device for testing set-up time and hold time of signals of a circuit with clocked data transfer | |
| US5305277A (en) | Data processing apparatus having address decoder supporting wide range of operational frequencies | |
| JPH05342085A (ja) | メモリアクセス制御回路 | |
| US20080136456A1 (en) | Sampling circuit and sampling method thereof | |
| KR100735920B1 (ko) | 디바이스 테스트 장치 및 방법과, 그 인터페이스 장치 | |
| US8330471B2 (en) | Signal generation and detection apparatus and tester | |
| JP4121454B2 (ja) | クロック回路のための方法及び装置 | |
| US6563359B2 (en) | Semiconductor integrated circuit including clock modulation circuit | |
| US7593831B2 (en) | Method and apparatus for testing delay lines | |
| US20040184303A1 (en) | Memory circuit and method for operating the same | |
| CN118900118B (zh) | 一种时钟信号延迟的控制电路 | |
| JP3352762B2 (ja) | インサーキットエミュレータのクロック供給装置 | |
| JP4838060B2 (ja) | アナログ波形発生装置 | |
| JPH06265597A (ja) | 半導体集積回路の試験装置 | |
| JPH04242180A (ja) | 集積回路のac特性測定装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20050111 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20050111 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20051208 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20060511 |