JPH0415618B2 - - Google Patents
Info
- Publication number
- JPH0415618B2 JPH0415618B2 JP61300673A JP30067386A JPH0415618B2 JP H0415618 B2 JPH0415618 B2 JP H0415618B2 JP 61300673 A JP61300673 A JP 61300673A JP 30067386 A JP30067386 A JP 30067386A JP H0415618 B2 JPH0415618 B2 JP H0415618B2
- Authority
- JP
- Japan
- Prior art keywords
- metal wiring
- layer metal
- wiring
- polysilicon
- resistance
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5252—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive
- H01L23/5254—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive the change of state resulting from the use of an external beam, e.g. laser beam or ion beam
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP61300673A JPS63152148A (ja) | 1986-12-16 | 1986-12-16 | 半導体素子 |
| US07/100,920 US4894705A (en) | 1986-12-16 | 1987-09-24 | Semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP61300673A JPS63152148A (ja) | 1986-12-16 | 1986-12-16 | 半導体素子 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS63152148A JPS63152148A (ja) | 1988-06-24 |
| JPH0415618B2 true JPH0415618B2 (enExample) | 1992-03-18 |
Family
ID=17887694
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP61300673A Granted JPS63152148A (ja) | 1986-12-16 | 1986-12-16 | 半導体素子 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US4894705A (enExample) |
| JP (1) | JPS63152148A (enExample) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0290668A (ja) * | 1988-09-28 | 1990-03-30 | Nec Corp | 半導体装置 |
| US5451811A (en) * | 1991-10-08 | 1995-09-19 | Aptix Corporation | Electrically programmable interconnect element for integrated circuits |
| US5321322A (en) * | 1991-11-27 | 1994-06-14 | Aptix Corporation | Programmable interconnect architecture without active devices |
| JP4045245B2 (ja) * | 2004-02-12 | 2008-02-13 | 株式会社ルネサステクノロジ | 半導体装置 |
| US8481405B2 (en) | 2010-12-24 | 2013-07-09 | Io Semiconductor, Inc. | Trap rich layer with through-silicon-vias in semiconductor devices |
| EP4661624A2 (en) | 2010-12-24 | 2025-12-10 | Qualcomm Incorporated | Trap rich layer for semiconductor devices |
| US9754860B2 (en) | 2010-12-24 | 2017-09-05 | Qualcomm Incorporated | Redistribution layer contacting first wafer through second wafer |
| US9553013B2 (en) | 2010-12-24 | 2017-01-24 | Qualcomm Incorporated | Semiconductor structure with TRL and handle wafer cavities |
| US9624096B2 (en) | 2010-12-24 | 2017-04-18 | Qualcomm Incorporated | Forming semiconductor structure with device layers and TRL |
| US8536021B2 (en) | 2010-12-24 | 2013-09-17 | Io Semiconductor, Inc. | Trap rich layer formation techniques for semiconductor devices |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4546366A (en) * | 1978-04-24 | 1985-10-08 | Buchanan Bobby L | Polysilicon/silicon junction field effect transistors and integrated circuits (POSFET) |
| US4297721A (en) * | 1978-11-03 | 1981-10-27 | Mostek Corporation | Extremely low current load device for integrated circuit |
| JPS5644194A (en) * | 1979-09-19 | 1981-04-23 | Toshiba Corp | Memory device |
| US4319261A (en) * | 1980-05-08 | 1982-03-09 | Westinghouse Electric Corp. | Self-aligned, field aiding double polysilicon CCD electrode structure |
| EP0048610B1 (en) * | 1980-09-22 | 1986-01-15 | Kabushiki Kaisha Toshiba | Semiconductor device and its manufacture |
| JPS58752A (ja) * | 1981-06-25 | 1983-01-05 | Orient Watch Co Ltd | 酸素ガス検知組成物 |
| JPS5893347A (ja) * | 1981-11-30 | 1983-06-03 | Toshiba Corp | Mos型半導体装置及びその製造方法 |
| US4710897A (en) * | 1984-04-27 | 1987-12-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device comprising six-transistor memory cells |
| JPH1083A (ja) * | 1996-06-13 | 1998-01-06 | Seiichi Kitabayashi | 嫌気性の有用微生物群の棲息環境保持方法と有用微生物 群の棲息環境保持方法と高吸水性ポリマーを生かした有 用微生物群の棲息環境保持方法 |
-
1986
- 1986-12-16 JP JP61300673A patent/JPS63152148A/ja active Granted
-
1987
- 1987-09-24 US US07/100,920 patent/US4894705A/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| JPS63152148A (ja) | 1988-06-24 |
| US4894705A (en) | 1990-01-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5731223A (en) | Array of solder pads on an integrated circuit | |
| KR910000155B1 (ko) | 반도체 집적회로장치 및 그 제조방법 | |
| US5106773A (en) | Programmable gate array and methods for its fabrication | |
| EP0058504A2 (en) | Method of constructing a delay circuit in a master slice IC | |
| JP3926011B2 (ja) | 半導体装置の設計方法 | |
| JPH077143A (ja) | 二重バッファベースゲートアレイセル | |
| KR100276097B1 (ko) | 필드 프로그램 가능한 상호연결칩 상에 형성되는 앤티퓨즈 장치 및 그 제조방법 | |
| US20080105928A1 (en) | Low ohmic layout technique for MOS transistors | |
| JP3989038B2 (ja) | 半導体集積回路装置 | |
| US9323881B2 (en) | Method and layout of an integrated circuit | |
| JP3917683B2 (ja) | 半導体集積回路装置 | |
| JPH0415618B2 (enExample) | ||
| JP3163039B2 (ja) | 静電気保護回路を備えた半導体装置 | |
| US5206184A (en) | Method of making single layer personalization | |
| EP0127100A2 (en) | Semiconductor integrated circuit device | |
| JP2828597B2 (ja) | プログラム可能なアンチヒューズ素子およびその製造方法 | |
| EP0097375A1 (en) | Three-dimensional semiconductor device | |
| JPH0268952A (ja) | 半導体装置及びその製造方法 | |
| JPH0250626B2 (enExample) | ||
| KR19990025489A (ko) | 안티 퓨즈 및 그 형성 방법 | |
| KR100244255B1 (ko) | 안티퓨즈 및 그 제조방법 | |
| CN116417403A (zh) | 半导体元件及其制作方法 | |
| JP3012011B2 (ja) | 半導体装置の製造方法 | |
| JP3015927B2 (ja) | 半導体集積回路における配線接続方法 | |
| JPH08321551A (ja) | 半導体集積回路装置およびその製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| EXPY | Cancellation because of completion of term |