JPH0218499B2 - - Google Patents
Info
- Publication number
- JPH0218499B2 JPH0218499B2 JP57233613A JP23361382A JPH0218499B2 JP H0218499 B2 JPH0218499 B2 JP H0218499B2 JP 57233613 A JP57233613 A JP 57233613A JP 23361382 A JP23361382 A JP 23361382A JP H0218499 B2 JPH0218499 B2 JP H0218499B2
- Authority
- JP
- Japan
- Prior art keywords
- transistors
- input
- gate
- output
- output terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
- 
        - G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
- G06F7/505—Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination
- G06F7/506—Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination with simultaneous carry generation for, or propagation over, two or more stages
- G06F7/508—Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination with simultaneous carry generation for, or propagation over, two or more stages using carry look-ahead circuits
 
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Pure & Applied Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Optimization (AREA)
- General Engineering & Computer Science (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP57233613A JPS59123931A (ja) | 1982-12-29 | 1982-12-29 | キヤリ−信号発生器 | 
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP57233613A JPS59123931A (ja) | 1982-12-29 | 1982-12-29 | キヤリ−信号発生器 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPS59123931A JPS59123931A (ja) | 1984-07-17 | 
| JPH0218499B2 true JPH0218499B2 (OSRAM) | 1990-04-25 | 
Family
ID=16957785
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP57233613A Granted JPS59123931A (ja) | 1982-12-29 | 1982-12-29 | キヤリ−信号発生器 | 
Country Status (1)
| Country | Link | 
|---|---|
| JP (1) | JPS59123931A (OSRAM) | 
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| GB8531380D0 (en) * | 1985-12-20 | 1986-02-05 | Texas Instruments Ltd | Multi-stage parallel binary adder | 
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| JPS51147933A (en) * | 1975-06-13 | 1976-12-18 | Nippon Telegr & Teleph Corp <Ntt> | Binary full adder circuit | 
| JPS6046736B2 (ja) * | 1977-09-21 | 1985-10-17 | 日本電気株式会社 | 演算回路 | 
- 
        1982
        - 1982-12-29 JP JP57233613A patent/JPS59123931A/ja active Granted
 
Also Published As
| Publication number | Publication date | 
|---|---|
| JPS59123931A (ja) | 1984-07-17 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| US4417161A (en) | Complementary channel type MOS transistor exclusive OR/NOR logic gate circuit | |
| US4749886A (en) | Reduced parallel EXCLUSIVE or and EXCLUSIVE NOR gate | |
| JP3987262B2 (ja) | レベルコンバータ回路 | |
| JPS6035756B2 (ja) | 論理回路 | |
| JPH10242834A (ja) | Cmos回路 | |
| JP2752839B2 (ja) | 複合論理回路 | |
| JPH0218499B2 (OSRAM) | ||
| US4745306A (en) | Half adder having a pair of precharged stages | |
| JPH0779150A (ja) | 半導体集積回路 | |
| JP2683554B2 (ja) | 2相周期性デジタル信号生成回路 | |
| JPH0431630Y2 (OSRAM) | ||
| JPH09135163A (ja) | 論理回路 | |
| JPS63302622A (ja) | インタフエ−ス回路 | |
| JPH04290010A (ja) | 論理回路 | |
| KR940000267B1 (ko) | 직렬 비교기 집적회로 | |
| JPH0461417A (ja) | 半導体集積回路装置 | |
| JP2876768B2 (ja) | 半導体論理回路 | |
| JPH0377537B2 (OSRAM) | ||
| JP2972218B2 (ja) | 論理回路 | |
| JP2550942B2 (ja) | Cmos型論理集積回路 | |
| KR0144415B1 (ko) | 전 가산기 | |
| JPS60236190A (ja) | センス・アンプ | |
| JPH0446014B2 (OSRAM) | ||
| KR0117120Y1 (ko) | 와이어드 낸드 로직 게이트 회로 | |
| KR0113958Y1 (ko) | 인터널 3-상태 버스 구동 회로 |