JP6243509B2 - 低減された高さのパッケージオンパッケージ構造 - Google Patents
低減された高さのパッケージオンパッケージ構造 Download PDFInfo
- Publication number
- JP6243509B2 JP6243509B2 JP2016501298A JP2016501298A JP6243509B2 JP 6243509 B2 JP6243509 B2 JP 6243509B2 JP 2016501298 A JP2016501298 A JP 2016501298A JP 2016501298 A JP2016501298 A JP 2016501298A JP 6243509 B2 JP6243509 B2 JP 6243509B2
- Authority
- JP
- Japan
- Prior art keywords
- package
- die
- package substrate
- pop
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/01—Manufacture or treatment
- H10W70/05—Manufacture or treatment of insulating or insulated package substrates, or of interposers, or of redistribution layers
- H10W70/093—Connecting or disconnecting other interconnections thereto or therefrom, e.g. connecting bond wires or bumps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
- H10W70/611—Insulating or insulated package substrates; Interposers; Redistribution layers for connecting multiple chips together
- H10W70/614—Insulating or insulated package substrates; Interposers; Redistribution layers for connecting multiple chips together the multiple chips being integrally enclosed
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
- H10W70/62—Insulating or insulated package substrates; Interposers; Redistribution layers characterised by their interconnections
- H10W70/63—Vias, e.g. via plugs
- H10W70/635—Through-vias
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/01—Manufacture or treatment
- H10W74/012—Manufacture or treatment of encapsulations on active surfaces of flip-chip devices, e.g. forming underfills
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/15—Encapsulations, e.g. protective coatings characterised by their shape or disposition on active surfaces of flip-chip devices, e.g. underfills
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/401—Package configurations characterised by multiple insulating or insulated package substrates, interposers or RDLs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
- H10W70/67—Insulating or insulated package substrates; Interposers; Redistribution layers characterised by their insulating layers or insulating parts
- H10W70/68—Shapes or dispositions thereof
- H10W70/681—Shapes or dispositions thereof comprising holes not having chips therein, e.g. for outgassing, underfilling or bond wire passage
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/851—Dispositions of multiple connectors or interconnections
- H10W72/874—On different surfaces
- H10W72/877—Bump connectors and die-attach connectors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/851—Dispositions of multiple connectors or interconnections
- H10W72/874—On different surfaces
- H10W72/884—Die-attach connectors and bond wires
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/111—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed
- H10W74/121—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed by multiple encapsulations, e.g. by a thin protective coating and a thick encapsulation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/131—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being only partially enclosed
- H10W74/142—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being only partially enclosed the encapsulations exposing the passive side of the semiconductor body
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/20—Configurations of stacked chips
- H10W90/291—Configurations of stacked chips characterised by containers, encapsulations, or other housings for the stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/721—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors
- H10W90/722—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors between stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/721—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors
- H10W90/724—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors between a chip and a stacked insulating package substrate, interposer or RDL
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/731—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
- H10W90/732—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/731—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
- H10W90/734—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between a chip and a stacked insulating package substrate, interposer or RDL
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/751—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires
- H10W90/754—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires between a chip and a stacked insulating package substrate, interposer or RDL
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Wire Bonding (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/833,921 US9484327B2 (en) | 2013-03-15 | 2013-03-15 | Package-on-package structure with reduced height |
| US13/833,921 | 2013-03-15 | ||
| PCT/US2014/023626 WO2014150564A1 (en) | 2013-03-15 | 2014-03-11 | Package-on-package structure with reduced height |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2016511552A JP2016511552A (ja) | 2016-04-14 |
| JP2016511552A5 JP2016511552A5 (enExample) | 2017-03-23 |
| JP6243509B2 true JP6243509B2 (ja) | 2017-12-06 |
Family
ID=50543317
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2016501298A Expired - Fee Related JP6243509B2 (ja) | 2013-03-15 | 2014-03-11 | 低減された高さのパッケージオンパッケージ構造 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US9484327B2 (enExample) |
| EP (1) | EP2973700A1 (enExample) |
| JP (1) | JP6243509B2 (enExample) |
| KR (1) | KR20150132338A (enExample) |
| CN (1) | CN105190883B (enExample) |
| WO (1) | WO2014150564A1 (enExample) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20150096949A (ko) * | 2014-02-17 | 2015-08-26 | 삼성전자주식회사 | 반도체 패키지 및 그의 형성방법 |
| US10453785B2 (en) | 2014-08-07 | 2019-10-22 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming double-sided fan-out wafer level package |
| US9972601B2 (en) | 2014-09-26 | 2018-05-15 | Intel Corporation | Integrated circuit package having wirebonded multi-die stack |
| US9666502B2 (en) | 2015-04-17 | 2017-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Discrete polymer in fan-out packages |
| US9601472B2 (en) | 2015-04-24 | 2017-03-21 | Qualcomm Incorporated | Package on package (POP) device comprising solder connections between integrated circuit device packages |
| US9679873B2 (en) * | 2015-06-18 | 2017-06-13 | Qualcomm Incorporated | Low profile integrated circuit (IC) package comprising a plurality of dies |
| US9704825B2 (en) * | 2015-09-30 | 2017-07-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Chip packages and methods of manufacture thereof |
| US9806048B2 (en) * | 2016-03-16 | 2017-10-31 | Qualcomm Incorporated | Planar fan-out wafer level packaging |
| US10121766B2 (en) | 2016-06-30 | 2018-11-06 | Micron Technology, Inc. | Package-on-package semiconductor device assemblies including one or more windows and related methods and packages |
| CN106098676A (zh) * | 2016-08-15 | 2016-11-09 | 黄卫东 | 多通道堆叠封装结构及封装方法 |
| US20180053753A1 (en) * | 2016-08-16 | 2018-02-22 | Freescale Semiconductor, Inc. | Stackable molded packages and methods of manufacture thereof |
| KR102123252B1 (ko) * | 2016-08-31 | 2020-06-16 | 가부시키가이샤 무라타 세이사쿠쇼 | 회로모듈 및 그 제조 방법 |
| KR102504293B1 (ko) | 2017-11-29 | 2023-02-27 | 삼성전자 주식회사 | 패키지 온 패키지 형태의 반도체 패키지 |
| DE102019117844A1 (de) * | 2018-09-27 | 2020-04-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrierte-schaltung-package und verfahren |
| KR102756186B1 (ko) * | 2020-02-05 | 2025-01-17 | 삼성전자주식회사 | 반도체 패키지 및 패키지-온-패키지의 제조 방법 |
| TWI891722B (zh) * | 2020-03-17 | 2025-08-01 | 新加坡商安靠科技新加坡控股私人有限公司 | 半導體裝置和製造半導體裝置的方法 |
| US11715699B2 (en) | 2020-03-17 | 2023-08-01 | Amkor Technology Singapore Holding Pte. Ltd. | Semiconductor devices and methods of manufacturing semiconductor devices |
| KR102877210B1 (ko) * | 2020-06-22 | 2025-10-28 | 삼성전자주식회사 | 반도체 패키지 |
| US11527518B2 (en) | 2020-07-27 | 2022-12-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Heat dissipation in semiconductor packages and methods of forming same |
| WO2023089988A1 (ja) * | 2021-11-22 | 2023-05-25 | 株式会社村田製作所 | モジュール |
Family Cites Families (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3273244B2 (ja) * | 1998-04-14 | 2002-04-08 | 日本航空電子工業株式会社 | 高密度マルチチップモジュールおよびその製造方法 |
| US6734535B1 (en) * | 1999-05-14 | 2004-05-11 | Seiko Epson Corporation | Semiconductor device, method of manufacture thereof, circuit board, and electronic instrument |
| JP2006049569A (ja) * | 2004-08-04 | 2006-02-16 | Sharp Corp | スタック型半導体装置パッケージおよびその製造方法 |
| US7196427B2 (en) * | 2005-04-18 | 2007-03-27 | Freescale Semiconductor, Inc. | Structure having an integrated circuit on another integrated circuit with an intervening bent adhesive element |
| US7528474B2 (en) | 2005-05-31 | 2009-05-05 | Stats Chippac Ltd. | Stacked semiconductor package assembly having hollowed substrate |
| US7408254B1 (en) * | 2005-08-26 | 2008-08-05 | Amkor Technology Inc | Stack land grid array package and method for manufacturing the same |
| JP2007123705A (ja) | 2005-10-31 | 2007-05-17 | Elpida Memory Inc | 積層型半導体装置及びその製造方法 |
| JP2007194516A (ja) * | 2006-01-23 | 2007-08-02 | Matsushita Electric Ind Co Ltd | 複合配線基板およびその製造方法、ならびに電子部品の実装体および製造方法 |
| US20070216008A1 (en) * | 2006-03-20 | 2007-09-20 | Gerber Mark A | Low profile semiconductor package-on-package |
| JP4901458B2 (ja) * | 2006-12-26 | 2012-03-21 | 新光電気工業株式会社 | 電子部品内蔵基板 |
| JP2008166527A (ja) * | 2006-12-28 | 2008-07-17 | Spansion Llc | 半導体装置およびその製造方法 |
| DE102006062473A1 (de) | 2006-12-28 | 2008-07-03 | Qimonda Ag | Halbleiterbauelement mit auf einem Substrat montiertem Chip |
| TW200840008A (en) * | 2007-03-27 | 2008-10-01 | Phoenix Prec Technology Corp | Multi-chip semiconductor package structure |
| US7635914B2 (en) | 2007-05-17 | 2009-12-22 | Texas Instruments Incorporated | Multi layer low cost cavity substrate fabrication for pop packages |
| JP5128180B2 (ja) * | 2007-05-28 | 2013-01-23 | 新光電気工業株式会社 | チップ内蔵基板 |
| US7687899B1 (en) * | 2007-08-07 | 2010-03-30 | Amkor Technology, Inc. | Dual laminate package structure with embedded elements |
| US8247893B2 (en) | 2007-12-27 | 2012-08-21 | Stats Chippac Ltd. | Mountable integrated circuit package system with intra-stack encapsulation |
| KR101486420B1 (ko) | 2008-07-25 | 2015-01-26 | 삼성전자주식회사 | 칩 패키지, 이를 이용한 적층형 패키지 및 그 제조 방법 |
| US20100327419A1 (en) | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
| JP2011052292A (ja) * | 2009-09-03 | 2011-03-17 | Shingijutsu Kenkyusho:Kk | アルミニウム合金物品、アルミニウム合金部材およびその製造方法 |
| US8541872B2 (en) | 2010-06-02 | 2013-09-24 | Stats Chippac Ltd. | Integrated circuit package system with package stacking and method of manufacture thereof |
| US8669651B2 (en) | 2010-07-26 | 2014-03-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package-on-package structures with reduced bump bridging |
| US8384227B2 (en) | 2010-11-16 | 2013-02-26 | Stats Chippac, Ltd. | Semiconductor device and method of forming interposer frame electrically connected to embedded semiconductor die |
| US8409917B2 (en) * | 2011-03-22 | 2013-04-02 | Stats Chippac Ltd. | Integrated circuit packaging system with an interposer substrate and method of manufacture thereof |
-
2013
- 2013-03-15 US US13/833,921 patent/US9484327B2/en active Active
-
2014
- 2014-03-11 WO PCT/US2014/023626 patent/WO2014150564A1/en not_active Ceased
- 2014-03-11 JP JP2016501298A patent/JP6243509B2/ja not_active Expired - Fee Related
- 2014-03-11 EP EP14718819.7A patent/EP2973700A1/en not_active Ceased
- 2014-03-11 CN CN201480014480.5A patent/CN105190883B/zh not_active Expired - Fee Related
- 2014-03-11 KR KR1020157028880A patent/KR20150132338A/ko not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| WO2014150564A1 (en) | 2014-09-25 |
| EP2973700A1 (en) | 2016-01-20 |
| US9484327B2 (en) | 2016-11-01 |
| CN105190883A (zh) | 2015-12-23 |
| US20140264946A1 (en) | 2014-09-18 |
| CN105190883B (zh) | 2019-03-08 |
| JP2016511552A (ja) | 2016-04-14 |
| KR20150132338A (ko) | 2015-11-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6243509B2 (ja) | 低減された高さのパッケージオンパッケージ構造 | |
| TWI614865B (zh) | 用以與上ic封裝體耦合以形成封裝體疊加(pop)總成的下ic封裝體結構,以及包含如是下ic封裝體結構的封裝體疊加(pop)總成 | |
| US7888785B2 (en) | Semiconductor package embedded in substrate, system including the same and associated methods | |
| US9607947B2 (en) | Reliable microstrip routing for electronics components | |
| JP5042591B2 (ja) | 半導体パッケージおよび積層型半導体パッケージ | |
| US12494414B2 (en) | Semiconductor device with through-mold via | |
| TWI601266B (zh) | 半導體裝置結構及其製造方法 | |
| KR20090039411A (ko) | 솔더 볼과 칩 패드가 접합된 구조를 갖는 반도체 패키지,모듈, 시스템 및 그 제조방법 | |
| CN105027282A (zh) | 启用通孔的层叠封装 | |
| KR20100075204A (ko) | 스터드 범프를 이용한 적층형 반도체 패키지, 반도체 패키지 모듈, 및 그 제조방법 | |
| KR20110099555A (ko) | 적층형 반도체 패키지 | |
| JP2004273963A (ja) | 半導体装置 | |
| CN101477979B (zh) | 多芯片封装体 | |
| JPWO2013105153A1 (ja) | 半導体装置 | |
| JP2015523740A (ja) | 再構成されたウェハレベル超小型電子パッケージ | |
| US11145627B2 (en) | Semiconductor package and manufacturing method thereof | |
| US9543277B1 (en) | Wafer level packages with mechanically decoupled fan-in and fan-out areas | |
| CN119495671A (zh) | 封装结构及其形成方法 | |
| WO2013084384A1 (ja) | 半導体装置及びその製造方法 | |
| JP2008098679A (ja) | 半導体装置 | |
| TW201419472A (zh) | 半導體封裝結構 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A529 | Written submission of copy of amendment under article 34 pct |
Free format text: JAPANESE INTERMEDIATE CODE: A529 Effective date: 20150818 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170220 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20170220 |
|
| A871 | Explanation of circumstances concerning accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A871 Effective date: 20170220 |
|
| A975 | Report on accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A971005 Effective date: 20170221 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20170410 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20170710 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20171004 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20171016 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20171109 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6243509 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |