JP3229267B2 - マルチバンクdram用の階層カラム選択ライン・アーキテクチャ - Google Patents
マルチバンクdram用の階層カラム選択ライン・アーキテクチャInfo
- Publication number
- JP3229267B2 JP3229267B2 JP23189198A JP23189198A JP3229267B2 JP 3229267 B2 JP3229267 B2 JP 3229267B2 JP 23189198 A JP23189198 A JP 23189198A JP 23189198 A JP23189198 A JP 23189198A JP 3229267 B2 JP3229267 B2 JP 3229267B2
- Authority
- JP
- Japan
- Prior art keywords
- bank
- csl
- column
- dram
- mdq
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1006—Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4097—Bit-line organisation, e.g. bit-line layout, folded bit lines
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1069—I/O lines read out arrangements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/10—Decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Databases & Information Systems (AREA)
- Dram (AREA)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/927,160 US5949732A (en) | 1997-09-11 | 1997-09-11 | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture |
US08/927,158 US5822268A (en) | 1997-09-11 | 1997-09-11 | Hierarchical column select line architecture for multi-bank DRAMs |
US08/927158 | 1997-09-11 | ||
US08/927160 | 1997-09-11 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH11126477A JPH11126477A (ja) | 1999-05-11 |
JP3229267B2 true JP3229267B2 (ja) | 2001-11-19 |
Family
ID=27129937
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP23189198A Expired - Fee Related JP3229267B2 (ja) | 1997-09-11 | 1998-08-18 | マルチバンクdram用の階層カラム選択ライン・アーキテクチャ |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP0902434B1 (ko) |
JP (1) | JP3229267B2 (ko) |
KR (1) | KR100305937B1 (ko) |
DE (1) | DE69823601T2 (ko) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20020000965A (ko) * | 2000-06-23 | 2002-01-09 | 신영주 | 안전밸브 |
US6714467B2 (en) * | 2002-03-19 | 2004-03-30 | Broadcom Corporation | Block redundancy implementation in heirarchical RAM's |
JP2002230968A (ja) | 2001-02-02 | 2002-08-16 | Mitsubishi Electric Corp | 半導体記憶装置 |
US6480424B1 (en) * | 2001-07-12 | 2002-11-12 | Broadcom Corporation | Compact analog-multiplexed global sense amplifier for RAMS |
DE10339665B3 (de) * | 2003-08-28 | 2005-01-13 | Infineon Technologies Ag | Halbleiter-Speicherbauelement, mit Steuereinrichtung zum Aktivieren von Speicherzellen und Verfahren zum Betrieb eines Halbleiter-Speicherbauelements |
JP2006134469A (ja) | 2004-11-05 | 2006-05-25 | Elpida Memory Inc | 半導体記憶装置 |
KR100855572B1 (ko) | 2007-04-04 | 2008-09-01 | 삼성전자주식회사 | 반도체 메모리 장치에서의 비트라인 센스앰프의레이아웃구조 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0772991B2 (ja) * | 1988-12-06 | 1995-08-02 | 三菱電機株式会社 | 半導体記憶装置 |
JPH0814985B2 (ja) * | 1989-06-06 | 1996-02-14 | 富士通株式会社 | 半導体記憶装置 |
JPH08221981A (ja) * | 1994-12-15 | 1996-08-30 | Mitsubishi Electric Corp | 同期型半導体記憶装置 |
-
1998
- 1998-08-18 JP JP23189198A patent/JP3229267B2/ja not_active Expired - Fee Related
- 1998-08-24 EP EP98306761A patent/EP0902434B1/en not_active Expired - Lifetime
- 1998-08-24 DE DE69823601T patent/DE69823601T2/de not_active Expired - Fee Related
- 1998-09-10 KR KR1019980037300A patent/KR100305937B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
DE69823601D1 (de) | 2004-06-09 |
EP0902434B1 (en) | 2004-05-06 |
EP0902434A3 (en) | 1999-12-08 |
KR19990029677A (ko) | 1999-04-26 |
EP0902434A2 (en) | 1999-03-17 |
KR100305937B1 (ko) | 2001-10-19 |
DE69823601T2 (de) | 2006-03-23 |
JPH11126477A (ja) | 1999-05-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5822268A (en) | Hierarchical column select line architecture for multi-bank DRAMs | |
US5748547A (en) | High performance semiconductor memory devices having multiple dimension bit lines | |
US7751262B2 (en) | High speed DRAM architecture with uniform access latency | |
US6434661B1 (en) | Synchronous semiconductor memory including register for storing data input and output mode information | |
US5680363A (en) | Semiconductor memory capable of transferring data at a high speed between an SRAM and a DRAM array | |
CA2805048C (en) | A high speed dram achitecture with uniform access latency | |
US5636174A (en) | Fast cycle time-low latency dynamic random access memories and systems and methods using the same | |
US5923605A (en) | Space-efficient semiconductor memory having hierarchical column select line architecture | |
US5949732A (en) | Method of structuring a multi-bank DRAM into a hierarchical column select line architecture | |
KR950014905B1 (ko) | 반도체기억장치 및 그 내부전압발생방법 | |
JP3202580B2 (ja) | 半導体メモリ装置 | |
US6108229A (en) | High performance embedded semiconductor memory device with multiple dimension first-level bit-lines | |
JPH01138687A (ja) | 半導体記憶装置 | |
US6282606B1 (en) | Dynamic random access memories with hidden refresh and utilizing one-transistor, one-capacitor cells, systems and methods | |
US20060098515A1 (en) | Semiconductor memory device with column selecting switches in hierarchical structure | |
US6456521B1 (en) | Hierarchical bitline DRAM architecture system | |
JP3229267B2 (ja) | マルチバンクdram用の階層カラム選択ライン・アーキテクチャ | |
TW574710B (en) | DRAM with segmental cell arrays and method of accessing same | |
Kirihata et al. | A 113 mm/sup 2/600 Mb/s/pin 512 Mb DDR2 SDRAM with vertically-folded bitline architecture | |
JP3966506B2 (ja) | 半導体記憶装置 | |
JPH117772A (ja) | 半導体記憶装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
LAPS | Cancellation because of no payment of annual fees |