JP2009267071A - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP2009267071A JP2009267071A JP2008114733A JP2008114733A JP2009267071A JP 2009267071 A JP2009267071 A JP 2009267071A JP 2008114733 A JP2008114733 A JP 2008114733A JP 2008114733 A JP2008114733 A JP 2008114733A JP 2009267071 A JP2009267071 A JP 2009267071A
- Authority
- JP
- Japan
- Prior art keywords
- control element
- island
- switching element
- semiconductor device
- fixing material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 54
- 239000000463 material Substances 0.000 claims abstract description 48
- 239000000853 adhesive Substances 0.000 claims description 9
- 230000001070 adhesive effect Effects 0.000 claims description 9
- 229920005989 resin Polymers 0.000 abstract description 26
- 239000011347 resin Substances 0.000 abstract description 26
- 238000007789 sealing Methods 0.000 abstract description 20
- 238000005219 brazing Methods 0.000 abstract description 6
- 238000009413 insulation Methods 0.000 abstract description 4
- CNQCVBJFEGMYDW-UHFFFAOYSA-N lawrencium atom Chemical compound [Lr] CNQCVBJFEGMYDW-UHFFFAOYSA-N 0.000 description 12
- 238000000034 method Methods 0.000 description 10
- 229910001111 Fine metal Inorganic materials 0.000 description 9
- 238000004519 manufacturing process Methods 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 238000003825 pressing Methods 0.000 description 6
- 229920001187 thermosetting polymer Polymers 0.000 description 6
- 239000003822 epoxy resin Substances 0.000 description 5
- 239000000945 filler Substances 0.000 description 5
- 229920000647 polyepoxide Polymers 0.000 description 5
- 229910000679 solder Inorganic materials 0.000 description 4
- 239000000758 substrate Substances 0.000 description 4
- 239000006071 cream Substances 0.000 description 3
- 238000004080 punching Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000005452 bending Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000017525 heat dissipation Effects 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 230000007257 malfunction Effects 0.000 description 2
- 230000010355 oscillation Effects 0.000 description 2
- 238000013021 overheating Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 239000004925 Acrylic resin Substances 0.000 description 1
- 229920000178 Acrylic resin Polymers 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000009499 grossing Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 229920005992 thermoplastic resin Polymers 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12041—LED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
【解決手段】本発明の半導体装置10は、アイランド12と、アイランド12の上面に実装されたスイッチング素子18および制御素子20と、外部接続端子として機能するリード14と、これらを一体的に被覆して機械的に支持する封止樹脂16とを主要に備えた構成となっている。スイッチング素子18は、導電性のロウ材24を介してアイランド12の上面に固着される。一方、制御素子20は、制御素子の裏面に貼着された絶縁シート26および絶縁性固着材28を介して、アイランド12の上面に固着される。絶縁シート26および絶縁性固着材28を組みあわせて用いて制御素子20を実装することにより、制御素子20をアイランド12と絶縁した状態で実装することができる。
【選択図】図2
Description
12 アイランド
14,14A,14B,14C,14D,14E リード
16 封止樹脂
18 スイッチング素子
20 制御素子
21 金属細線
22 貫通孔
24 ロウ材
26 絶縁シート
28 絶縁性固着材
30 電圧保護部
32 過電流保護部
34 過熱保護部
36 ドライバ部
38 発振部
40 ソフトスタート部
42 基準電圧部
44 コンパレータ
46 オペアンプ
48 分圧部
50 リードフレーム
52 外枠
54 ユニット
56 モールド金型
58 上金型
60 下金型
62 キャビティ
64 押圧部
66 押圧部
Claims (6)
- スイッチング素子と、前記スイッチング素子を制御する制御素子とを備え、
前記スイッチング素子と前記制御素子とは同一のアイランドに実装され、
前記スイッチング素子は導電性固着材を介して前記アイランドに実装され、
前記制御素子は、裏面に貼着された絶縁シートおよび絶縁性固着材を介して、前記アイランドに実装されることを特徴とする半導体装置。 - 前記スイッチング素子は裏面に主電極を備えることを特徴とする請求項1記載の半導体装置。
- 前記制御素子は過熱保護部を備え、
前記制御素子は、前記アイランドを経由して前記スイッチング素子から熱エネルギーが伝導することで加熱され、
前記過熱保護部で検出された前記制御素子の温度が所定以上の時は、前記制御素子から前記スイッチング素子への制御信号の供給を遮断することを特徴とする請求項1記載の半導体装置。 - 前記絶縁性固着材は裾広がりの断面形状を備えることを特徴とする請求項1記載の半導体装置。
- 前記制御素子の側面は前記絶縁性固着材により被覆されることを特徴とする請求項1記載の半導体装置。
- 前記スイッチング素子または前記制御素子と接続されて外部に突出する複数のリードを備え、
前記制御素子は、前記リードが整列する方向に対して前記スイッチング素子よりも前記アイランドの中央部付近に実装されることを特徴とする請求項1記載の半導体装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008114733A JP5132407B2 (ja) | 2008-04-25 | 2008-04-25 | 半導体装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008114733A JP5132407B2 (ja) | 2008-04-25 | 2008-04-25 | 半導体装置 |
Publications (3)
Publication Number | Publication Date |
---|---|
JP2009267071A true JP2009267071A (ja) | 2009-11-12 |
JP2009267071A5 JP2009267071A5 (ja) | 2011-05-26 |
JP5132407B2 JP5132407B2 (ja) | 2013-01-30 |
Family
ID=41392543
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2008114733A Active JP5132407B2 (ja) | 2008-04-25 | 2008-04-25 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP5132407B2 (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013239479A (ja) * | 2012-05-11 | 2013-11-28 | Denso Corp | 半導体装置 |
JP2020065078A (ja) * | 2016-07-01 | 2020-04-23 | ローム株式会社 | 半導体装置 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0438063U (ja) * | 1990-07-27 | 1992-03-31 | ||
JPH05283448A (ja) * | 1992-04-03 | 1993-10-29 | Sharp Corp | 半導体装置およびその製造方法 |
JPH06120271A (ja) * | 1992-10-06 | 1994-04-28 | Fuji Electric Co Ltd | 半導体装置 |
JPH1084072A (ja) * | 1996-08-20 | 1998-03-31 | Samsung Electron Co Ltd | 半導体のパッケージ構造 |
JP2000077432A (ja) * | 1998-08-26 | 2000-03-14 | Samsung Electronics Co Ltd | 半導体素子並びに半導体素子のダイ接着方法及び装置 |
JP2001110986A (ja) * | 1999-09-13 | 2001-04-20 | Fairchild Korea Semiconductor Kk | マルチチップパッケージ構造をもつ電力素子及びその製造方法 |
JP2005044958A (ja) * | 2003-07-28 | 2005-02-17 | Sharp Corp | 電源用デバイス |
-
2008
- 2008-04-25 JP JP2008114733A patent/JP5132407B2/ja active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0438063U (ja) * | 1990-07-27 | 1992-03-31 | ||
JPH05283448A (ja) * | 1992-04-03 | 1993-10-29 | Sharp Corp | 半導体装置およびその製造方法 |
JPH06120271A (ja) * | 1992-10-06 | 1994-04-28 | Fuji Electric Co Ltd | 半導体装置 |
JPH1084072A (ja) * | 1996-08-20 | 1998-03-31 | Samsung Electron Co Ltd | 半導体のパッケージ構造 |
JP2000077432A (ja) * | 1998-08-26 | 2000-03-14 | Samsung Electronics Co Ltd | 半導体素子並びに半導体素子のダイ接着方法及び装置 |
JP2001110986A (ja) * | 1999-09-13 | 2001-04-20 | Fairchild Korea Semiconductor Kk | マルチチップパッケージ構造をもつ電力素子及びその製造方法 |
JP2005044958A (ja) * | 2003-07-28 | 2005-02-17 | Sharp Corp | 電源用デバイス |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013239479A (ja) * | 2012-05-11 | 2013-11-28 | Denso Corp | 半導体装置 |
JP2020065078A (ja) * | 2016-07-01 | 2020-04-23 | ローム株式会社 | 半導体装置 |
US11329572B2 (en) | 2016-07-01 | 2022-05-10 | Rohm Co., Ltd. | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JP5132407B2 (ja) | 2013-01-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9716054B2 (en) | Semiconductor device | |
US8203848B2 (en) | Circuit device and method of manufacturing the same | |
US8629467B2 (en) | Semiconductor device | |
EP2690658B1 (en) | Power semiconductor module and power unit device | |
JPWO2012111254A1 (ja) | 半導体装置及びその製造方法 | |
US6841866B2 (en) | Power semiconductor device | |
JP2010034350A (ja) | 半導体装置 | |
WO2010098501A1 (ja) | 半導体装置およびその製造方法 | |
JP4985809B2 (ja) | 半導体装置 | |
JP6448418B2 (ja) | 電力用半導体装置 | |
JP2010034349A (ja) | 半導体装置の製造方法およびリードフレーム | |
JP2009267054A (ja) | 半導体装置およびその製造方法 | |
JP5161688B2 (ja) | 半導体装置および半導体モジュール | |
JP2009206406A (ja) | パワー半導体装置 | |
JP5132407B2 (ja) | 半導体装置 | |
JP2019087757A (ja) | 半導体装置 | |
CN111354709B (zh) | 半导体装置及其制造方法 | |
JP5682511B2 (ja) | 半導体モジュール | |
JP2011054625A (ja) | 回路装置 | |
JP2017069352A (ja) | 半導体装置 | |
JP7079809B2 (ja) | 半導体装置 | |
JP2017157649A (ja) | 半導体装置 | |
JP2012178404A (ja) | 回路装置およびその製造方法 | |
JP4610426B2 (ja) | 回路装置の製造方法 | |
JP2004172239A (ja) | 樹脂封止型半導体装置及びその製法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110405 |
|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20110405 |
|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20110613 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20120622 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20120626 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120925 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20121016 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20121106 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20151116 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 Ref document number: 5132407 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20151116 Year of fee payment: 3 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20151116 Year of fee payment: 3 |
|
R360 | Written notification for declining of transfer of rights |
Free format text: JAPANESE INTERMEDIATE CODE: R360 |
|
R360 | Written notification for declining of transfer of rights |
Free format text: JAPANESE INTERMEDIATE CODE: R360 |
|
R371 | Transfer withdrawn |
Free format text: JAPANESE INTERMEDIATE CODE: R371 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20151116 Year of fee payment: 3 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20151116 Year of fee payment: 3 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |