JP2005223332A - 多層モジュール - Google Patents
多層モジュール Download PDFInfo
- Publication number
- JP2005223332A JP2005223332A JP2005026945A JP2005026945A JP2005223332A JP 2005223332 A JP2005223332 A JP 2005223332A JP 2005026945 A JP2005026945 A JP 2005026945A JP 2005026945 A JP2005026945 A JP 2005026945A JP 2005223332 A JP2005223332 A JP 2005223332A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- layers
- multilayer module
- conductive
- potential
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/023—Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
- H05K1/0231—Capacitors or dielectric substances
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0296—Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
- H05K1/0298—Multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/0929—Conductive planes
- H05K2201/09327—Special sequence of power, ground and signal layers in multilayer PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/10522—Adjacent components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Structure Of Printed Boards (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
【解決手段】 多層モジュールは、電子コンポーネントが取り付けられる最上の導電層L1と、複数の絶縁層6と、絶縁層相互間にそれぞれが配設されている複数の導電層L2〜L8とを有する。モジュール表面近くの導電層L1〜L4は、電位層および/または接地層の少なくとも3つの層のうちの2つを、信号層を挟まずに交互に配置。さらに、対応する信号層、電位層、および接地層の相互が、また最上部の導電層L1とも電気的に接続されるバイアを有する。さらに表面近くに2つの電位層および接地層を、それらの間に信号層のないよう交互配置したものと、ソリッド面の電気的効果を達成するためのローカル領域内にはバイアが配置されない構造としたものとを有する。
【選択図】 図3
Description
・チップ・サイズおよび増加するリーク電流によって制限されたオンチップ減結合キャパシタンスC1を増加させること。
・L_loopを減少させること。ループ・インダクタンスL_loopは、以下によって決定される。
a. チップからモジュールV/G面への電圧(V)/接地(G)接続のインダクタンス
b.実効モジュールV/G面の経路インダクタンスL_path
c.モジュールV/G面からモジュール・デキャップへのV/G接続のインダクタンス
d.モジュール・デキャップ接続(取り付け)インダクタンスL_pad
e.モジュール・デキャップの固有インダクタンス(ESL)
・誘電体厚さ84μmの1対のG/Vメッシュ面を使用した従来のモジュール設計(基準)の場合(線G1)
・この例では基準設計に比べてV1を16%減少させる、有機技術を使用する34μm間隔の2つのソリッド面を使用したモジュール設計の場合(線G2)
2 デキャップ
3 はんだバンプ
4 導電パッド
5 バイア
6 絶縁膜
L1 最上部の導電表面層
L2 第2の層(第1の電位層又は他の実施例の第1の接地層)
L3 第3の層(第1の接地層又は第1の電位層)
L4 第4の層(第2の電位層又は第2の接地層)
L5 第5の層(第1の信号層)
L6 第6の層(第2の接地層)
Claims (17)
- 少なくとも1つの電子コンポーネントをパッケージするための多層モジュールにして、
前記電子コンポーネントを取り付けることが可能な最上部の導電層と、
複数の導電層と、
前記複数の導電層相互間にそれぞれ配設された複数の絶縁層と、
信号導体を有する信号層と、
前記複数の導電層は、前記多層モジュールの表面の近くにおいて、電位層および接地層の少なくとも3つの層のうちの2つが、前記信号層を挟まずに、互いに重畳した位置関係で配設された構成を含むことと、
前記絶縁層および前記導電層を貫通する導電経路を形成するバイアであって、前記信号層、前記電位層および前記接地層が相互に電気的に接続され且つ前記最上部の導電層とも電気的に接続されるように構成されたバイアと、
を含む多層モジュール。 - 前記導電層がメッシュ面である、請求項1に記載の多層モジュール。
- 前記層の重畳した位置関係は、前記電位層および前記接地層を交互に配設した位置関係であり、前記少なくとも3つの導電層のうちの最上部の導電層は、電位層である、請求項1に記載の多層モジュール。
- 前記層の重畳した位置関係は、前記電位層および前記接地層を交互に配設した位置関係であり、前記少なくとも3つの導電層のうちの最上部の導電層は、前記接地層である、請求項1に記載の多層モジュール。
- 前記絶縁層はセラミック材料からなるものである、請求項1に記載の多層モジュール。
- 前記絶縁層は柔軟なフォイルからなるものである、請求項1に記載の多層モジュール。
- 前記導電層の間にある前記絶縁層は薄く、35μmを超えないものである、請求項1に記載の多層モジュール。
- 前記バイアは、ソリッド面の電気的効果を達成するための、前記電位層および前記接地層の両方または一方のローカル領域内には配設されない構成である、請求項1に記載の多層モジュール。
- 前記ローカル領域は最も近いモジュール・デキャップのうちの少なくとも1つまで延在するものである、請求項8に記載の多層モジュール。
- 前記ローカル領域はチップの高スイッチング動作領域の下に配置構成されるものである、請求項8に記載の多層モジュール。
- 少なくとも1つの電子コンポーネントをパッケージするための多層モジュールにして、
前記電子コンポーネントを取り付けることが可能な最上部の導電層と、
複数の導電層と、
前記複数の導電層相互間にそれぞれ配設された複数の絶縁層と、
信号導体を有する信号層と、
前記複数の導電層は、前記多層モジュールの表面の近くにおいて、電位層および接地層を、前記信号層を挟まず、互いに重畳した位置関係で配設された構成を含むことと、
前記絶縁層および前記導電層を貫通する導電経路を形成するバイアであって、前記信号層、前記電位層および前記接地層が相互に電気的に接続され且つ前記最上部の導電層とも電気的に接続されるように構成されたバイアと、
前記バイアは、ソリッド面の電気的効果を達成するための、前記電位層および前記接地層の両方または一方のローカル領域内には配設されない構成であることと、
を含む多層モジュール。 - 前記絶縁層はセラミック材料からなるものである、請求項11に記載の多層モジュール。
- 前記絶縁層は柔軟なフォイルからなるものである、請求項11に記載の多層モジュール。
- 前記導電層の間にある前記絶縁層は薄く、35μmを超えないものである、請求項11に記載の多層モジュール。
- 前記バイアは、小さな孔を備えた層に対して直角の方向に前記絶縁層を介して延在するように形成されるものである、請求項11に記載の多層モジュール。
- 前記ローカル領域は最も近いモジュール・デキャップのうちの少なくとも1つまで延在するものである、請求項11に記載の多層モジュール。
- 前記ローカル領域はチップの高スイッチング動作領域の下に配設されるものである、請求項11に記載の多層モジュール。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04100406 | 2004-02-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005223332A true JP2005223332A (ja) | 2005-08-18 |
JP4195883B2 JP4195883B2 (ja) | 2008-12-17 |
Family
ID=34802689
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2005026945A Expired - Fee Related JP4195883B2 (ja) | 2004-02-04 | 2005-02-02 | 多層モジュール |
Country Status (2)
Country | Link |
---|---|
US (1) | US6967398B2 (ja) |
JP (1) | JP4195883B2 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2016004833A (ja) * | 2014-06-13 | 2016-01-12 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7307437B1 (en) * | 2005-03-24 | 2007-12-11 | Hewlett-Packard Development Company, L.P. | Arrangement with conductive pad embedment |
KR100782483B1 (ko) * | 2006-01-19 | 2007-12-05 | 삼성전자주식회사 | 내부단자 배선을 갖는 패키지 보드 및 이를 채택하는반도체 패키지 |
US20080023805A1 (en) * | 2006-07-26 | 2008-01-31 | Texas Instruments Incorporated | Array-Processed Stacked Semiconductor Packages |
KR100851065B1 (ko) * | 2007-04-30 | 2008-08-12 | 삼성전기주식회사 | 전자기 밴드갭 구조물 및 인쇄회로기판 |
US7818704B1 (en) * | 2007-05-16 | 2010-10-19 | Altera Corporation | Capacitive decoupling method and module |
JP2009135147A (ja) * | 2007-11-28 | 2009-06-18 | Shinko Electric Ind Co Ltd | 配線基板及び電子素子の接続構造及び電子装置 |
US7863724B2 (en) | 2008-02-12 | 2011-01-04 | International Business Machines Corporation | Circuit substrate having post-fed die side power supply connections |
US8232627B2 (en) | 2009-09-21 | 2012-07-31 | International Business Machines Corporation | Integrated circuit device with series-connected field effect transistors and integrated voltage equalization and method of forming the device |
US8471344B2 (en) * | 2009-09-21 | 2013-06-25 | International Business Machines Corporation | Integrated circuit device with series-connected fin-type field effect transistors and integrated voltage equalization and method of forming the device |
KR101559958B1 (ko) * | 2009-12-18 | 2015-10-13 | 삼성전자주식회사 | 3차원 반도체 장치의 제조 방법 및 이에 따라 제조된 3차원 반도체 장치 |
US8624378B2 (en) * | 2011-09-01 | 2014-01-07 | Infineon Technologies Ag | Chip-housing module and a method for forming a chip-housing module |
US8890302B2 (en) * | 2012-06-29 | 2014-11-18 | Intel Corporation | Hybrid package transmission line circuits |
US9622339B2 (en) * | 2012-09-11 | 2017-04-11 | Intel Corporation | Routing design for high speed input/output links |
JP2015005612A (ja) * | 2013-06-20 | 2015-01-08 | イビデン株式会社 | パッケージ基板及びパッケージ基板の製造方法 |
US20150170996A1 (en) * | 2013-12-18 | 2015-06-18 | International Business Machines Corporation | Through-mesh-plane vias in a multi-layered package |
CN109688694B (zh) * | 2018-12-29 | 2024-03-22 | 北京行易道科技有限公司 | 电路结构与器件 |
CN113079630B (zh) * | 2020-05-29 | 2022-12-20 | 新华三技术有限公司合肥分公司 | 一种电路板及其制备工艺 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06291216A (ja) * | 1993-04-05 | 1994-10-18 | Sony Corp | 基板及びセラミックパッケージ |
JPH088359A (ja) * | 1994-06-21 | 1996-01-12 | Hitachi Ltd | 半導体集積回路装置 |
US5886406A (en) * | 1996-06-24 | 1999-03-23 | Intel Corporation | Power-ground plane for a C4 flip-chip substrate |
JP2000031329A (ja) * | 1998-07-15 | 2000-01-28 | Ngk Spark Plug Co Ltd | 多層配線基板 |
JP2001308222A (ja) * | 2000-04-21 | 2001-11-02 | Hitachi Ltd | 実装基板 |
JP2003264254A (ja) * | 2002-03-08 | 2003-09-19 | Sohwa Corporation | 多層回路基板 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5847936A (en) * | 1997-06-20 | 1998-12-08 | Sun Microsystems, Inc. | Optimized routing scheme for an integrated circuit/printed circuit board |
US6064113A (en) * | 1998-01-13 | 2000-05-16 | Lsi Logic Corporation | Semiconductor device package including a substrate having bonding fingers within an electrically conductive ring surrounding a die area and a combined power and ground plane to stabilize signal path impedances |
JP3512331B2 (ja) * | 1998-04-02 | 2004-03-29 | 富士通株式会社 | 半導体装置のプラスチックパッケージ |
US6246252B1 (en) * | 1999-07-30 | 2001-06-12 | Sun Microsystems, Inc. | Efficient debug package design |
US6535398B1 (en) * | 2000-03-07 | 2003-03-18 | Fujitsu Limited | Multichip module substrates with buried discrete capacitors and components and methods for making |
US6775150B1 (en) * | 2000-08-30 | 2004-08-10 | Intel Corporation | Electronic assembly comprising ceramic/organic hybrid substrate with embedded capacitors and methods of manufacture |
US6800947B2 (en) * | 2001-06-27 | 2004-10-05 | Intel Corporation | Flexible tape electronics packaging |
JP4387076B2 (ja) * | 2001-10-18 | 2009-12-16 | 株式会社ルネサステクノロジ | 半導体装置 |
-
2005
- 2005-02-02 JP JP2005026945A patent/JP4195883B2/ja not_active Expired - Fee Related
- 2005-02-04 US US10/906,152 patent/US6967398B2/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06291216A (ja) * | 1993-04-05 | 1994-10-18 | Sony Corp | 基板及びセラミックパッケージ |
JPH088359A (ja) * | 1994-06-21 | 1996-01-12 | Hitachi Ltd | 半導体集積回路装置 |
US5886406A (en) * | 1996-06-24 | 1999-03-23 | Intel Corporation | Power-ground plane for a C4 flip-chip substrate |
JP2000031329A (ja) * | 1998-07-15 | 2000-01-28 | Ngk Spark Plug Co Ltd | 多層配線基板 |
JP2001308222A (ja) * | 2000-04-21 | 2001-11-02 | Hitachi Ltd | 実装基板 |
JP2003264254A (ja) * | 2002-03-08 | 2003-09-19 | Sohwa Corporation | 多層回路基板 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2016004833A (ja) * | 2014-06-13 | 2016-01-12 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
Also Published As
Publication number | Publication date |
---|---|
JP4195883B2 (ja) | 2008-12-17 |
US6967398B2 (en) | 2005-11-22 |
US20050167811A1 (en) | 2005-08-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4195883B2 (ja) | 多層モジュール | |
US7889509B2 (en) | Ceramic capacitor | |
US6346743B1 (en) | Embedded capacitor assembly in a package | |
TW473751B (en) | Multi-layer capacitor, wiring board, and high-frequency circuit | |
TWI397089B (zh) | 電容器、包含該電容器之電路板及積體電路承載基板 | |
US10149379B2 (en) | Multi-layered circuit board and semiconductor device | |
US20110316119A1 (en) | Semiconductor package having de-coupling capacitor | |
US20080030961A1 (en) | Multi-layered printed circuit board | |
KR100631922B1 (ko) | 개선된 열 확산 성능을 갖는 다층 회로 보오드 및 그에따른 제조방법 | |
KR20040030604A (ko) | 인터포저를 구비한 고성능, 저비용 마이크로일렉트로닉회로 패키지 | |
US20140091440A1 (en) | System in package with embedded rf die in coreless substrate | |
US8076588B2 (en) | Multilayer wiring board | |
JP2011139083A (ja) | 積層キャリアを有するマルチチップ電子パッケージ及び該パッケージの組立体 | |
KR100911784B1 (ko) | 다중 전압용 분리형 박막 커패시터 | |
KR20060103540A (ko) | 풀-그리드 소켓을 가능하게 하는 공간을 가진 어레이커패시터 | |
JP2001007249A (ja) | パッケージ基板及びこれを備えた半導体装置 | |
US7791210B2 (en) | Semiconductor package having discrete non-active electrical components incorporated into the package | |
JP2005026263A (ja) | 混成集積回路 | |
US8631706B2 (en) | Noise suppressor for semiconductor packages | |
JP4280179B2 (ja) | 積層型半導体装置 | |
KR100669963B1 (ko) | 다층배선기판 및 그 제조 방법 | |
EP1577945A2 (en) | Module power distribution network | |
JPH09223719A (ja) | 半導体装置 | |
JP2023140761A (ja) | 電子デバイス | |
KR100601484B1 (ko) | 하이브리드 플립칩 패키지 기판 및 그 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20071211 |
|
RD12 | Notification of acceptance of power of sub attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7432 Effective date: 20080111 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20080111 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080310 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080430 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080724 |
|
TRDD | Decision of grant or rejection written | ||
RD14 | Notification of resignation of power of sub attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7434 Effective date: 20080922 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20080922 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20080929 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20111003 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121003 Year of fee payment: 4 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20131003 Year of fee payment: 5 |
|
LAPS | Cancellation because of no payment of annual fees |