ES8106811A1 - Perfeccionamientos en sistemas de procesos de datos - Google Patents

Perfeccionamientos en sistemas de procesos de datos

Info

Publication number
ES8106811A1
ES8106811A1 ES495454A ES495454A ES8106811A1 ES 8106811 A1 ES8106811 A1 ES 8106811A1 ES 495454 A ES495454 A ES 495454A ES 495454 A ES495454 A ES 495454A ES 8106811 A1 ES8106811 A1 ES 8106811A1
Authority
ES
Spain
Prior art keywords
capability
load
access
pointer
facility
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
ES495454A
Other languages
English (en)
Other versions
ES495454A0 (es
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Plessey Overseas Ltd
Original Assignee
Plessey Overseas Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Overseas Ltd filed Critical Plessey Overseas Ltd
Publication of ES495454A0 publication Critical patent/ES495454A0/es
Publication of ES8106811A1 publication Critical patent/ES8106811A1/es
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/14Protection against unauthorised use of memory or access to memory
    • G06F12/1458Protection against unauthorised use of memory or access to memory by checking the subject access rights
    • G06F12/1483Protection against unauthorised use of memory or access to memory by checking the subject access rights using an access-table, e.g. matrix or list

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Computer Security & Cryptography (AREA)
  • Storage Device Security (AREA)
  • Executing Machine-Instructions (AREA)
  • Soundproofing, Sound Blocking, And Sound Damping (AREA)
  • Control Of Position, Course, Altitude, Or Attitude Of Moving Bodies (AREA)
  • Complex Calculations (AREA)
  • Train Traffic Observation, Control, And Security (AREA)
  • Communication Control (AREA)
  • Control By Computers (AREA)
  • Hardware Redundancy (AREA)
  • Memory System (AREA)
  • Multi Processors (AREA)

Abstract

PROCEDIMIENTO PARA MEJORAR LA FLEXIBILIDAD DE LAS CAPACIDADES EN EL FUNCIONAMIENTO DE UN SISTEMA DE PROCESOS DE DATOS. LAS DIRECCIONES DE BASE, LIMITE Y ACCESO PARA LOS BLOQUES DE MEMORIA [C(0)A C(7)] DEL SISTEMA SE MANTIENEN EN LA TABLA DE CAPACIDADES DE DICHO SISTEMA; A CADA PROCESO SE LE ASIGNAN OTROS BLOQUES DE MEMORIA QUE CONTIENEN INDICADORES DE CAPACIDADES, LOS CUALES CONTIENEN EL CODIGO DE ACCESO Y UN VALOR DE DESVIACION QUE ELIGE UNA ENTRADA BASE/LIMITE EN LA TABLA DE CAPACIDAD DEL SISTEMA. LAS CAPACIDADES PERMITEN ESTABLECER UNA ESTRUCTURA DE DATOS ORDENADA Y CADA PROCESO CONTIENE, POR LO MENOS, UN BLOQUE DE CAPACIDADES A PARTIR DEL CUAL SE PUEDE TENER ACCESO A OTROS BLOQUES PARA DICHO PROCESO, BIEN DIRENTAMENTE O POR MEDIO DE OTROS BLOQUES DE CAPACIDADES.
ES495454A 1979-09-29 1980-09-29 Perfeccionamientos en sistemas de procesos de datos Expired ES8106811A1 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB7933857A GB2059652B (en) 1979-09-29 1979-09-29 Memory protection system using capability registers

Publications (2)

Publication Number Publication Date
ES495454A0 ES495454A0 (es) 1981-09-01
ES8106811A1 true ES8106811A1 (es) 1981-09-01

Family

ID=10508177

Family Applications (1)

Application Number Title Priority Date Filing Date
ES495454A Expired ES8106811A1 (es) 1979-09-29 1980-09-29 Perfeccionamientos en sistemas de procesos de datos

Country Status (18)

Country Link
US (1) US4408274A (es)
EP (1) EP0026590B1 (es)
JP (1) JPS5657155A (es)
KR (1) KR860000838B1 (es)
AT (1) ATE3339T1 (es)
AU (1) AU540594B2 (es)
CA (1) CA1162655A (es)
DE (1) DE3063150D1 (es)
DK (1) DK409080A (es)
ES (1) ES8106811A1 (es)
GB (1) GB2059652B (es)
HK (1) HK76884A (es)
IE (1) IE50161B1 (es)
NO (1) NO155830B (es)
NZ (1) NZ195063A (es)
PT (1) PT71825B (es)
SG (1) SG43684G (es)
ZA (1) ZA805537B (es)

Families Citing this family (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4500952A (en) * 1980-05-23 1985-02-19 International Business Machines Corporation Mechanism for control of address translation by a program using a plurality of translation tables
US4528624A (en) * 1981-03-25 1985-07-09 International Business Machines Corporation Method and apparatus for allocating memory space based upon free space in diverse memory devices
US4525780A (en) * 1981-05-22 1985-06-25 Data General Corporation Data processing system having a memory using object-based information and a protection scheme for determining access rights to such information
GB8308149D0 (en) * 1983-03-24 1983-05-05 Int Computers Ltd Computer system
US4891749A (en) * 1983-03-28 1990-01-02 International Business Machines Corporation Multiprocessor storage serialization apparatus
JPS60110056A (ja) * 1983-10-31 1985-06-15 Nec Corp デ−タ処理システムにおけるメモリのアドレス生成を動的に変更する方法
JPH0782458B2 (ja) * 1985-09-06 1995-09-06 株式会社日立製作所 データ処理装置
US4800524A (en) * 1985-12-20 1989-01-24 Analog Devices, Inc. Modulo address generator
US4831517A (en) * 1986-10-10 1989-05-16 International Business Machines Corporation Branch and return on address instruction and methods and apparatus for implementing same in a digital data processing system
US5175828A (en) * 1989-02-13 1992-12-29 Hewlett-Packard Company Method and apparatus for dynamically linking subprogram to main program using tabled procedure name comparison
US4941175A (en) * 1989-02-24 1990-07-10 International Business Machines Corporation Tamper-resistant method for authorizing access to data between a host and a predetermined number of attached workstations
US5075842A (en) * 1989-12-22 1991-12-24 Intel Corporation Disabling tag bit recognition and allowing privileged operations to occur in an object-oriented memory protection mechanism
US5623621A (en) * 1990-11-02 1997-04-22 Analog Devices, Inc. Apparatus for generating target addresses within a circular buffer including a register for storing position and size of the circular buffer
EP0555382B1 (en) * 1990-11-02 1996-03-27 Analog Devices, Inc. Address generator for circular buffer
IE910553A1 (en) * 1991-02-19 1992-08-26 Tolsys Ltd Improvements in and relating to stable memory circuits
US5412717A (en) * 1992-05-15 1995-05-02 Fischer; Addison M. Computer system security method and apparatus having program authorization information data structures
ES2128393T3 (es) 1992-05-15 1999-05-16 Addison M Fischer Metodo y aparato para sistemas de ordenador con estructuras de datos de informacion para programas de autorizacion.
US5467473A (en) * 1993-01-08 1995-11-14 International Business Machines Corporation Out of order instruction load and store comparison
US5513337A (en) * 1994-05-25 1996-04-30 Intel Corporation System for protecting unauthorized memory accesses by comparing base memory address with mask bits and having attribute bits for identifying access operational mode and type
US5845331A (en) * 1994-09-28 1998-12-01 Massachusetts Institute Of Technology Memory system including guarded pointers
US5995752A (en) * 1998-02-03 1999-11-30 International Business Machines Corporation Use of language instructions and functions across multiple processing sub-environments
US6104873A (en) * 1998-02-03 2000-08-15 International Business Machines Corporation Use of language instructions and functions across multiple processing sub-environments
US6937084B2 (en) 2001-06-01 2005-08-30 Microchip Technology Incorporated Processor with dual-deadtime pulse width modulation generator
US6934728B2 (en) 2001-06-01 2005-08-23 Microchip Technology Incorporated Euclidean distance instructions
US20020184566A1 (en) 2001-06-01 2002-12-05 Michael Catherwood Register pointer trap
US7003543B2 (en) 2001-06-01 2006-02-21 Microchip Technology Incorporated Sticky z bit
US6975679B2 (en) 2001-06-01 2005-12-13 Microchip Technology Incorporated Configuration fuses for setting PWM options
US7007172B2 (en) 2001-06-01 2006-02-28 Microchip Technology Incorporated Modified Harvard architecture processor having data memory space mapped to program memory space with erroneous execution protection
US6985986B2 (en) 2001-06-01 2006-01-10 Microchip Technology Incorporated Variable cycle interrupt disabling
US6976158B2 (en) 2001-06-01 2005-12-13 Microchip Technology Incorporated Repeat instruction with interrupt
US7467178B2 (en) 2001-06-01 2008-12-16 Microchip Technology Incorporated Dual mode arithmetic saturation processing
US7020788B2 (en) 2001-06-01 2006-03-28 Microchip Technology Incorporated Reduced power option
US6952711B2 (en) 2001-06-01 2005-10-04 Microchip Technology Incorporated Maximally negative signed fractional number multiplication
US7953773B2 (en) * 2005-07-15 2011-05-31 Oracle International Corporation System and method for deterministic garbage collection in a virtual machine environment
US8364910B2 (en) * 2007-03-08 2013-01-29 Daniel Shawcross Wilkerson Hard object: hardware protection for software objects
US9934166B2 (en) 2010-12-10 2018-04-03 Daniel Shawcross Wilkerson Hard object: constraining control flow and providing lightweight kernel crossings
US9569612B2 (en) 2013-03-14 2017-02-14 Daniel Shawcross Wilkerson Hard object: lightweight hardware enforcement of encapsulation, unforgeability, and transactionality
GB2564130B (en) 2017-07-04 2020-10-07 Advanced Risc Mach Ltd An apparatus and method for controlling execution of instructions
US10642752B2 (en) * 2017-07-28 2020-05-05 Intel Corporation Auxiliary processor resources
GB2592069B (en) * 2020-02-17 2022-04-27 Advanced Risc Mach Ltd Address calculating instruction

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1329721A (en) * 1970-05-26 1973-09-12 Plessey Co Ltd Data processing devices
JPS5040738B1 (es) * 1970-06-11 1975-12-26
GB1344474A (en) * 1971-03-04 1974-01-23 Plessey Co Ltd Fault detection and handling arrangements for use in data proces sing systems
GB1410631A (en) * 1972-01-26 1975-10-22 Plessey Co Ltd Data processing system interrupt arrangements
US3905023A (en) * 1973-08-15 1975-09-09 Burroughs Corp Large scale multi-level information processing system employing improved failsaft techniques
GB1548401A (en) * 1975-10-08 1979-07-11 Plessey Co Ltd Data processing memory space allocation and deallocation arrangements
US4104721A (en) * 1976-12-30 1978-08-01 International Business Machines Corporation Hierarchical security mechanism for dynamically assigning security levels to object programs
DE2837241C2 (de) * 1978-08-25 1982-05-06 Siemens AG, 1000 Berlin und 8000 München Einrichtung zum Sichern von Daten gegen unberechtigten Zugriff

Also Published As

Publication number Publication date
ATE3339T1 (de) 1983-05-15
PT71825A (en) 1980-10-01
NO155830B (no) 1987-02-23
IE802026L (en) 1981-03-29
NO802760L (no) 1981-03-30
SG43684G (en) 1985-09-13
AU540594B2 (en) 1984-11-29
JPS5657155A (en) 1981-05-19
ZA805537B (en) 1981-09-30
AU6215480A (en) 1981-05-21
IE50161B1 (en) 1986-02-19
ES495454A0 (es) 1981-09-01
US4408274A (en) 1983-10-04
DK409080A (da) 1981-03-30
NZ195063A (en) 1984-09-28
DE3063150D1 (en) 1983-06-16
GB2059652A (en) 1981-04-23
EP0026590A3 (en) 1981-08-05
KR860000838B1 (ko) 1986-07-02
GB2059652B (en) 1983-08-24
CA1162655A (en) 1984-02-21
EP0026590B1 (en) 1983-05-11
EP0026590A2 (en) 1981-04-08
PT71825B (en) 1981-06-30
HK76884A (en) 1984-10-19

Similar Documents

Publication Publication Date Title
ES8106811A1 (es) Perfeccionamientos en sistemas de procesos de datos
GB1521959A (en) Digital data processing apparatus
JPS56140452A (en) Memory protection system
ES361451A1 (es) Un aparato de tratamiento de datos.
JPS5657149A (en) Multiprogram data processor
ES8405176A1 (es) Sistema de proceso de control de registro.
JPS5783850A (en) Data processing device
JPS5733471A (en) Memory access control system for multiprocessor
JPS5663652A (en) Information processing unit
JPS5621261A (en) Processing system for memory unit read/write
JPS563485A (en) Buffer memory device
JPS55117780A (en) Buffer memory unit
JPS5462735A (en) Memory control system
JPS56153452A (en) Virtual computer system
JPS5525155A (en) Memory access system
GB1514555A (en) Data processing systems
JPS5693165A (en) Data process system
JPS55105896A (en) Memory protective system
JPS5513439A (en) Protecting system for input/output device
JPS56162151A (en) Information processing device
JPS5580872A (en) Microprogram loading system
JPS5690359A (en) Information control unit
JPS5624648A (en) Information processing system
JPS57209520A (en) Loading system for memory
JPS54114051A (en) Memory protecting system