DE69406589T2 - Pegelwandlungsschaltung für Signale mit ECL-Pegel - Google Patents

Pegelwandlungsschaltung für Signale mit ECL-Pegel

Info

Publication number
DE69406589T2
DE69406589T2 DE69406589T DE69406589T DE69406589T2 DE 69406589 T2 DE69406589 T2 DE 69406589T2 DE 69406589 T DE69406589 T DE 69406589T DE 69406589 T DE69406589 T DE 69406589T DE 69406589 T2 DE69406589 T2 DE 69406589T2
Authority
DE
Germany
Prior art keywords
level
signals
conversion circuit
ecl
level conversion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69406589T
Other languages
English (en)
Other versions
DE69406589D1 (de
Inventor
Hiroyuki Takahashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Application granted granted Critical
Publication of DE69406589D1 publication Critical patent/DE69406589D1/de
Publication of DE69406589T2 publication Critical patent/DE69406589T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/017509Interface arrangements
    • H03K19/017518Interface arrangements using a combination of bipolar and field effect transistors [BIFET]

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Logic Circuits (AREA)
  • Manipulation Of Pulses (AREA)
DE69406589T 1993-04-23 1994-04-22 Pegelwandlungsschaltung für Signale mit ECL-Pegel Expired - Fee Related DE69406589T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP5096360A JP2546489B2 (ja) 1993-04-23 1993-04-23 レベル変換回路

Publications (2)

Publication Number Publication Date
DE69406589D1 DE69406589D1 (de) 1997-12-11
DE69406589T2 true DE69406589T2 (de) 1998-06-04

Family

ID=14162831

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69406589T Expired - Fee Related DE69406589T2 (de) 1993-04-23 1994-04-22 Pegelwandlungsschaltung für Signale mit ECL-Pegel

Country Status (4)

Country Link
US (1) US5465057A (de)
EP (1) EP0627819B1 (de)
JP (1) JP2546489B2 (de)
DE (1) DE69406589T2 (de)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR0149653B1 (ko) * 1995-03-31 1998-12-15 김광호 반도체 메모리장치의 건레벨신호의 입력회로
US5682108A (en) * 1995-05-17 1997-10-28 Integrated Device Technology, Inc. High speed level translator
US5939922A (en) * 1995-09-13 1999-08-17 Kabushiki Kaisha Toshiba Input circuit device with low power consumption
JP3149759B2 (ja) * 1995-11-17 2001-03-26 日本電気株式会社 ラッチ回路
US5900746A (en) * 1996-06-13 1999-05-04 Texas Instruments Incorporated Ultra low jitter differential to fullswing BiCMOS comparator with equal rise/fall time and complementary outputs
US6054874A (en) * 1997-07-02 2000-04-25 Cypress Semiconductor Corp. Output driver circuit with switched current source
US6084439A (en) * 1997-07-02 2000-07-04 Cypress Semiconductor Corp. Peak detector circuit with extended input voltage range
US5994923A (en) * 1997-10-08 1999-11-30 Cypress Semiconductor Corp. Correctable output driver and method of using the same
EP1006658A1 (de) * 1998-12-03 2000-06-07 STMicroelectronics S.r.l. Bi-CMOS ECL/CMOS Schnittstelle mit niedrigem Verbrauch
US6175249B1 (en) * 1999-01-29 2001-01-16 Fairchild Semiconductor Corp. High speed low skew CMOS to ECL converter
US6211699B1 (en) * 1999-04-14 2001-04-03 Micro Linear Corporation High performance CML to CMOS converter
US6342793B1 (en) * 1999-11-03 2002-01-29 International Business Machines Corporation Method and system for sending large numbers of CMOS control signals into a separate quiet analog power domain
US6600338B1 (en) * 2001-05-04 2003-07-29 Rambus, Inc. Apparatus and method for level-shifting input receiver circuit from high external voltage to low internal supply voltage
US8264272B2 (en) * 2009-04-22 2012-09-11 Microchip Technology Incorporated Digital control interface in heterogeneous multi-chip module
JP5215356B2 (ja) 2010-07-14 2013-06-19 株式会社半導体理工学研究センター レベルコンバータ回路
US10033361B2 (en) * 2015-12-28 2018-07-24 Semiconductor Energy Laboratory Co., Ltd. Level-shift circuit, driver IC, and electronic device

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0773205B2 (ja) * 1983-12-20 1995-08-02 株式会社日立製作所 レベル変換回路
JPH0777346B2 (ja) * 1988-12-28 1995-08-16 株式会社東芝 論理レベル変換回路
JPH082019B2 (ja) * 1989-09-13 1996-01-10 株式会社東芝 レベル変換回路
DE4010145C1 (de) * 1990-03-29 1991-01-03 Siemens Ag, 1000 Berlin Und 8000 Muenchen, De
US5103121A (en) * 1990-04-02 1992-04-07 National Semiconductor Corporation Input buffer regenerative latch for ecl levels
US5068551A (en) * 1990-09-21 1991-11-26 National Semiconductor Corporation Apparatus and method for translating ECL signals to CMOS signals
JPH04172713A (ja) * 1990-11-06 1992-06-19 Fujitsu Ltd レベル変換回路
EP0501085B1 (de) * 1991-02-28 1996-10-02 International Business Machines Corporation Pegelschieberschaltung für schnelle leistungsarme ECL nach CMOS-Eingangspuffern in biCMOS-Technik

Also Published As

Publication number Publication date
EP0627819A1 (de) 1994-12-07
DE69406589D1 (de) 1997-12-11
US5465057A (en) 1995-11-07
JPH06311014A (ja) 1994-11-04
JP2546489B2 (ja) 1996-10-23
EP0627819B1 (de) 1997-11-05

Similar Documents

Publication Publication Date Title
DE3789291T2 (de) Videosignalerzeugungsschaltung.
DE3485775T2 (de) Pegelumsetzungsschaltung.
DE69428306D1 (de) Takterzeugungsschaltung mit kompensierten Herstellungsschwankungen
NL191912C (nl) Geïntegreerd circuit.
DE69406589T2 (de) Pegelwandlungsschaltung für Signale mit ECL-Pegel
DE68921445T2 (de) Verbinderstruktur für integrierte Hybridschaltung.
DE3750757D1 (de) Empfängeranordnung für winkelmodulierte Signale.
DE69209169D1 (de) Verbindungstechnik für integrierte Schaltung
KR900019373A (ko) 신호 레벨 변환기를 포함한 집적 회로
KR900011154A (ko) 논리레벨 변환회로
DE3854414D1 (de) AD-Wandler mit ausgezeichnetem Störabstand für kleine Signale.
EP0149678A4 (de) Integrierte optische schaltung.
DE69126697T2 (de) Pegelumsetzschaltung
DE69217404D1 (de) Synchroner Dekodierer für selbsttaktierende Signale
DE69310162D1 (de) Pegelumsetzungsschaltung
DE3482084D1 (de) Integrierte schaltung.
DE68914548D1 (de) Pufferschaltung für logische Pegelumsetzung.
DE3587002D1 (de) Signalgeneratorschaltungen.
DE3880024T2 (de) ECL/NMOS-Pegelwandler.
DE68916612D1 (de) ECL/CMOS-Pegelwandler.
DE3482535D1 (de) Logische schaltungsanordnung.
DE58903950D1 (de) Schaltungsanordnung zur pegelumsetzung digitaler signale.
DE69315976T2 (de) Pegelverschiebungsschaltung
DE68928145T2 (de) TTL-ECL-Pegelumsetzungsschaltung
DE69015752T2 (de) Flachbildschirm mit Maskierung für VTR Signale.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: NEC ELECTRONICS CORP., KAWASAKI, KANAGAWA, JP

8339 Ceased/non-payment of the annual fee