DE68914543D1 - Halbleiter-Logikschaltung. - Google Patents

Halbleiter-Logikschaltung.

Info

Publication number
DE68914543D1
DE68914543D1 DE68914543T DE68914543T DE68914543D1 DE 68914543 D1 DE68914543 D1 DE 68914543D1 DE 68914543 T DE68914543 T DE 68914543T DE 68914543 T DE68914543 T DE 68914543T DE 68914543 D1 DE68914543 D1 DE 68914543D1
Authority
DE
Germany
Prior art keywords
logic circuit
semiconductor logic
semiconductor
circuit
logic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE68914543T
Other languages
English (en)
Other versions
DE68914543T2 (de
Inventor
Kimiyoshi Usami
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Publication of DE68914543D1 publication Critical patent/DE68914543D1/de
Application granted granted Critical
Publication of DE68914543T2 publication Critical patent/DE68914543T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/14Conversion to or from non-weighted codes
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/499Denomination or exception handling, e.g. rounding or overflow
    • G06F7/49994Sign extension

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Pure & Applied Mathematics (AREA)
  • Computing Systems (AREA)
  • Computational Mathematics (AREA)
  • Logic Circuits (AREA)
  • Bus Control (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)
  • Electronic Switches (AREA)
DE68914543T 1988-08-09 1989-08-08 Halbleiter-Logikschaltung. Expired - Fee Related DE68914543T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP63197171A JPH07105727B2 (ja) 1988-08-09 1988-08-09 半導体論理回路

Publications (2)

Publication Number Publication Date
DE68914543D1 true DE68914543D1 (de) 1994-05-19
DE68914543T2 DE68914543T2 (de) 1994-08-25

Family

ID=16369975

Family Applications (1)

Application Number Title Priority Date Filing Date
DE68914543T Expired - Fee Related DE68914543T2 (de) 1988-08-09 1989-08-08 Halbleiter-Logikschaltung.

Country Status (5)

Country Link
US (1) US5091660A (de)
EP (1) EP0354534B1 (de)
JP (1) JPH07105727B2 (de)
KR (1) KR950004643B1 (de)
DE (1) DE68914543T2 (de)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5894176A (en) * 1991-06-14 1999-04-13 Integrated Device Technology, Inc. Flexible reset scheme supporting normal system operation, test and emulation modes
US5250855A (en) * 1992-03-20 1993-10-05 Vlsi Technology, Inc. Fast logic circuits
US6040791A (en) * 1994-11-17 2000-03-21 Xerox Corporation System and method for grey value expansion of pixel data

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1238113A (de) * 1969-03-07 1971-07-07
NL7211675A (de) * 1972-08-26 1974-02-28
US4177456A (en) * 1977-02-10 1979-12-04 Hitachi, Ltd. Decoder for variable-length codes
DE3587535T2 (de) * 1984-10-01 1994-01-20 Matsushita Electric Ind Co Ltd Verfahren und Vorrichtung zur numerischen Datenkodierung.
JPS62146021A (ja) * 1985-12-20 1987-06-30 Nec Corp Cmosエンコ−ド回路
JPH0821860B2 (ja) * 1986-05-08 1996-03-04 日本電気株式会社 デコ−ダ

Also Published As

Publication number Publication date
JPH07105727B2 (ja) 1995-11-13
EP0354534B1 (de) 1994-04-13
KR900004024A (ko) 1990-03-27
US5091660A (en) 1992-02-25
KR950004643B1 (ko) 1995-05-03
EP0354534A3 (en) 1990-09-05
JPH0247930A (ja) 1990-02-16
DE68914543T2 (de) 1994-08-25
EP0354534A2 (de) 1990-02-14

Similar Documents

Publication Publication Date Title
DE58906492D1 (de) Halbleiterschaltung.
DE68920243D1 (de) Halbleiter-Speicherschaltung.
DE3853814T2 (de) Integrierte Halbleiterschaltung.
NO891828L (no) Integrert kretskort.
DE69013267D1 (de) Integrierte Halbleiterschaltungsanordnung.
DE68921088T2 (de) Integrierte Halbleiterschaltung.
DE69023565T2 (de) Integrierte Halbleiterschaltung.
DE69012194D1 (de) Integrierter Halbleiterschaltkreis.
DE3884492T2 (de) Integrierte Halbleiterschaltungsanordnung.
DE3889570D1 (de) Halbleiterschaltung.
DE68915136D1 (de) Integrierte Halbleiterspeicherschaltung.
DE69011038D1 (de) Integrierte Halbleiterschaltung.
DE3785833D1 (de) Logikschaltung.
DE68916093D1 (de) Integrierte Schaltung.
DE68915018D1 (de) Halbleiterspeicherschaltung.
DE68918568T2 (de) Integrierte Speicherschaltung.
DE68912794T2 (de) Integrierte Halbleiterschaltung.
DE68910445D1 (de) Integrierter Halbleiterschaltkreis.
DE68924876D1 (de) Integrierte Halbleiterschaltungen.
DE3884460D1 (de) Intergrierte halbleiterschaltung.
DE68910327T2 (de) Halbleiteranordnung.
DE68916249D1 (de) Logikschaltung.
DE68914543T2 (de) Halbleiter-Logikschaltung.
DE69019333D1 (de) Logische Halbleiterschaltung.
DE68923580T2 (de) Integrierte Halbleiterschaltungsanordnung.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee