DE3911721C2 - - Google Patents
Info
- Publication number
- DE3911721C2 DE3911721C2 DE3911721A DE3911721A DE3911721C2 DE 3911721 C2 DE3911721 C2 DE 3911721C2 DE 3911721 A DE3911721 A DE 3911721A DE 3911721 A DE3911721 A DE 3911721A DE 3911721 C2 DE3911721 C2 DE 3911721C2
- Authority
- DE
- Germany
- Prior art keywords
- memory
- signal
- store
- signals
- bus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Bus Control (AREA)
- Hardware Redundancy (AREA)
- Small-Scale Networks (AREA)
- Communication Control (AREA)
- Multi Processors (AREA)
- Microcomputers (AREA)
- Saccharide Compounds (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/198,890 US5175826A (en) | 1988-05-26 | 1988-05-26 | Delayed cache write enable circuit for a dual bus microcomputer system with an 80386 and 82385 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE3911721A1 DE3911721A1 (de) | 1989-11-30 |
| DE3911721C2 true DE3911721C2 (OSRAM) | 1990-05-31 |
Family
ID=22735299
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE3911721A Granted DE3911721A1 (de) | 1988-05-26 | 1989-04-11 | Schaltung zur verzoegerten freigabe eines schreibvorganges in einen vorratsspeicher fuer ein zweifachbus-mikrocomputersystem |
| DE68924368T Expired - Fee Related DE68924368T2 (de) | 1988-05-26 | 1989-05-25 | Datenverarbeitungssystem mit verzögertem Cache-Schreibvorgang. |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE68924368T Expired - Fee Related DE68924368T2 (de) | 1988-05-26 | 1989-05-25 | Datenverarbeitungssystem mit verzögertem Cache-Schreibvorgang. |
Country Status (25)
| Country | Link |
|---|---|
| US (1) | US5175826A (OSRAM) |
| EP (1) | EP0343989B1 (OSRAM) |
| JP (1) | JP2755330B2 (OSRAM) |
| KR (1) | KR930001584B1 (OSRAM) |
| CN (1) | CN1019151B (OSRAM) |
| AT (1) | ATE128566T1 (OSRAM) |
| AU (1) | AU615542B2 (OSRAM) |
| BE (1) | BE1002653A4 (OSRAM) |
| BR (1) | BR8902383A (OSRAM) |
| CA (1) | CA1314103C (OSRAM) |
| CO (1) | CO4520299A1 (OSRAM) |
| DE (2) | DE3911721A1 (OSRAM) |
| DK (1) | DK170677B1 (OSRAM) |
| ES (1) | ES2078237T3 (OSRAM) |
| FI (1) | FI96244C (OSRAM) |
| FR (1) | FR2632092A1 (OSRAM) |
| GB (2) | GB8904920D0 (OSRAM) |
| HK (1) | HK11592A (OSRAM) |
| IT (1) | IT1230208B (OSRAM) |
| MX (1) | MX170835B (OSRAM) |
| MY (1) | MY106968A (OSRAM) |
| NL (1) | NL8901327A (OSRAM) |
| NO (1) | NO175837C (OSRAM) |
| SE (1) | SE8901308L (OSRAM) |
| SG (1) | SG110991G (OSRAM) |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5586302A (en) * | 1991-06-06 | 1996-12-17 | International Business Machines Corporation | Personal computer system having storage controller with memory write control |
| US5361368A (en) * | 1991-09-05 | 1994-11-01 | International Business Machines Corporation | Cross interrogate synchronization mechanism including logic means and delay register |
| US5802548A (en) * | 1991-10-25 | 1998-09-01 | Chips And Technologies, Inc. | Software programmable edge delay for SRAM write enable signals on dual purpose cache controllers |
| US5333276A (en) * | 1991-12-27 | 1994-07-26 | Intel Corporation | Method and apparatus for priority selection of commands |
| US5309568A (en) * | 1992-03-16 | 1994-05-03 | Opti, Inc. | Local bus design |
| US5426739A (en) * | 1992-03-16 | 1995-06-20 | Opti, Inc. | Local bus - I/O Bus Computer Architecture |
| US5471585A (en) * | 1992-09-17 | 1995-11-28 | International Business Machines Corp. | Personal computer system with input/output controller having serial/parallel ports and a feedback line indicating readiness of the ports |
| US5898894A (en) | 1992-09-29 | 1999-04-27 | Intel Corporation | CPU reads data from slow bus if I/O devices connected to fast bus do not acknowledge to a read request after a predetermined time interval |
| US6487626B2 (en) | 1992-09-29 | 2002-11-26 | Intel Corporaiton | Method and apparatus of bus interface for a processor |
| US5613153A (en) * | 1994-10-03 | 1997-03-18 | International Business Machines Corporation | Coherency and synchronization mechanisms for I/O channel controllers in a data processing system |
| US5890216A (en) * | 1995-04-21 | 1999-03-30 | International Business Machines Corporation | Apparatus and method for decreasing the access time to non-cacheable address space in a computer system |
| US6397295B1 (en) | 1999-01-04 | 2002-05-28 | Emc Corporation | Cache mechanism for shared resources in a multibus data processing system |
| US6874039B2 (en) * | 2000-09-08 | 2005-03-29 | Intel Corporation | Method and apparatus for distributed direct memory access for systems on chip |
| JP2005221731A (ja) * | 2004-02-05 | 2005-08-18 | Konica Minolta Photo Imaging Inc | 撮像装置 |
| US8996833B2 (en) * | 2013-03-11 | 2015-03-31 | Intel Corporation | Multi latency configurable cache |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4190885A (en) * | 1977-12-22 | 1980-02-26 | Honeywell Information Systems Inc. | Out of store indicator for a cache store in test mode |
| US4171538A (en) * | 1978-01-23 | 1979-10-16 | Rockwell International Corporation | Elastic store slip circuit apparatus for preventing read and write operations interference |
| US4189770A (en) * | 1978-03-16 | 1980-02-19 | International Business Machines Corporation | Cache bypass control for operand fetches |
| JPS58169958A (ja) * | 1982-03-31 | 1983-10-06 | Fujitsu Ltd | Misスタテイツク・ランダムアクセスメモリ |
| US4494190A (en) * | 1982-05-12 | 1985-01-15 | Honeywell Information Systems Inc. | FIFO buffer to cache memory |
| US4513372A (en) * | 1982-11-15 | 1985-04-23 | Data General Corporation | Universal memory |
| US4686621A (en) * | 1983-06-30 | 1987-08-11 | Honeywell Information Systems Inc. | Test apparatus for testing a multilevel cache system with graceful degradation capability |
| JPH0795395B2 (ja) * | 1984-02-13 | 1995-10-11 | 株式会社日立製作所 | 半導体集積回路 |
| US4736293A (en) * | 1984-04-11 | 1988-04-05 | American Telephone And Telegraph Company, At&T Bell Laboratories | Interleaved set-associative memory |
| US4623990A (en) * | 1984-10-31 | 1986-11-18 | Advanced Micro Devices, Inc. | Dual-port read/write RAM with single array |
| EP0189944B1 (en) * | 1985-02-01 | 1993-05-12 | Nec Corporation | Cache memory circuit capable of processing a read request during transfer of a data block |
| US4630239A (en) * | 1985-07-01 | 1986-12-16 | Motorola, Inc. | Chip select speed-up circuit for a memory |
| JPS6261135A (ja) * | 1985-09-11 | 1987-03-17 | Nec Corp | キヤツシユメモリ |
| JPS62194563A (ja) * | 1986-02-21 | 1987-08-27 | Hitachi Ltd | バツフア記憶装置 |
| US4710903A (en) * | 1986-03-31 | 1987-12-01 | Wang Laboratories, Inc. | Pseudo-static memory subsystem |
| US4905188A (en) * | 1988-02-22 | 1990-02-27 | International Business Machines Corporation | Functional cache memory chip architecture for improved cache access |
-
1988
- 1988-05-26 US US07/198,890 patent/US5175826A/en not_active Expired - Fee Related
-
1989
- 1989-03-03 GB GB898904920A patent/GB8904920D0/en active Pending
- 1989-04-11 FR FR8905079A patent/FR2632092A1/fr active Pending
- 1989-04-11 DE DE3911721A patent/DE3911721A1/de active Granted
- 1989-04-11 SE SE8901308A patent/SE8901308L/ not_active Application Discontinuation
- 1989-04-14 FI FI891788A patent/FI96244C/fi not_active IP Right Cessation
- 1989-04-18 NO NO891583A patent/NO175837C/no unknown
- 1989-04-19 DK DK189689A patent/DK170677B1/da active
- 1989-04-20 BE BE8900440A patent/BE1002653A4/fr not_active IP Right Cessation
- 1989-04-25 CN CN89102658A patent/CN1019151B/zh not_active Expired
- 1989-04-26 MY MYPI89000552A patent/MY106968A/en unknown
- 1989-04-26 KR KR1019890005468A patent/KR930001584B1/ko not_active Expired - Fee Related
- 1989-04-26 CA CA000597892A patent/CA1314103C/en not_active Expired - Fee Related
- 1989-05-05 AU AU34096/89A patent/AU615542B2/en not_active Ceased
- 1989-05-12 JP JP1117622A patent/JP2755330B2/ja not_active Expired - Lifetime
- 1989-05-16 CO CO92302647A patent/CO4520299A1/es unknown
- 1989-05-24 BR BR898902383A patent/BR8902383A/pt not_active Application Discontinuation
- 1989-05-24 MX MX016169A patent/MX170835B/es unknown
- 1989-05-25 GB GB8912019A patent/GB2219111B/en not_active Expired - Lifetime
- 1989-05-25 AT AT89305307T patent/ATE128566T1/de not_active IP Right Cessation
- 1989-05-25 EP EP89305307A patent/EP0343989B1/en not_active Expired - Lifetime
- 1989-05-25 DE DE68924368T patent/DE68924368T2/de not_active Expired - Fee Related
- 1989-05-25 IT IT8920649A patent/IT1230208B/it active
- 1989-05-25 ES ES89305307T patent/ES2078237T3/es not_active Expired - Lifetime
- 1989-05-26 NL NL8901327A patent/NL8901327A/nl not_active Application Discontinuation
-
1991
- 1991-12-31 SG SG1109/91A patent/SG110991G/en unknown
-
1992
- 1992-02-13 HK HK115/92A patent/HK11592A/xx unknown
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3588009T2 (de) | Vorrichtung und Verfahren zum Rekonfigurieren eines Speichers in einer Datenverarbeitungsanordnung. | |
| DE69834739T2 (de) | Ausgleichen von daten die zwischen verschiedenen leitern fliessen die auf unterschiedlichen frequenzen operieren | |
| DE3911721C2 (OSRAM) | ||
| DE68907518T2 (de) | Inhaltsadressierte Speicheranordnung. | |
| EP0013737A1 (de) | Mehrstufige Speicherhierarchie für ein Datenverarbeitungssystem | |
| DE3909896A1 (de) | Vorrichtung und verfahren fuer den zugriff zu in einem seitenspeicher gespeicherten daten | |
| DE3011552A1 (de) | Datenverarbeitungsanlage mit einem hauptspeicher sowie wenigsten einem datenprozessor mit zugeordnetem adressenumformer | |
| DE2523372B2 (de) | Eingabe-ZAusgabe-Anschlußsteuereinrichtung | |
| DE2617408B2 (de) | Speichermodul für ein Datenverarbeitungsgerät mit Speicherhierarchie | |
| DE10393803T5 (de) | Verfahren und Vorrichtung zum Bestimmen einer Seitenverwaltungsimplementierung bei dynamischem Speicher mit wahlfreiem Zugriff | |
| DE69119149T2 (de) | Struktur zur direkten Speicher-zu-Speicher-Übertragung | |
| DE69605820T2 (de) | Datenfehler-detektion und -korrektur für gemeinsamen speicher | |
| DE102013018135B4 (de) | Adressenbit-Wiederabbildungsschema zur Reduzierung einer Zugriffsauflösung von DRAM-Zugriffen | |
| DE2912073C2 (OSRAM) | ||
| DE68927306T2 (de) | Emulationssystem, fähig zur Anpassung an Mikrorechner mit verschiedenen On-Chip-Speicherkapazitäten | |
| DE112004000694T5 (de) | Ein Verfahren und eine Vorrichtung zur Verbesserung der Multi-CPU-Systemleistung für Speicherzugriffe | |
| DE1524773B2 (de) | Adressierungssystem für Speichervorrichtungen | |
| DE1549548A1 (de) | Vorrichtung zur Aktivierung eines bestimmten Befehls aus einer Vielzahl von Befehlen,die in einem Befehlsspeicher eines Rechners gespeichert sind | |
| DE4114053A1 (de) | Computersystem mit cachespeicher | |
| DE69908772T2 (de) | Geraet mit kontextumschaltungsfaehigkeit | |
| DE69033371T2 (de) | Statusregister für einen Mikroprozessor | |
| DE4302754C1 (de) | Monolithisch integrierte Datenspeicheranordnung und Verfahren zu deren Betrieb | |
| DE3000012A1 (de) | Schaltungsanordnung zur ausfuehrung eines uebertragungsbefehls in einer datenverarbeitungsanlage | |
| DE69808700T2 (de) | Cachespeichervorrichtung | |
| DE2750126B2 (OSRAM) |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8339 | Ceased/non-payment of the annual fee |