CN211208441U - 电子设备 - Google Patents

电子设备 Download PDF

Info

Publication number
CN211208441U
CN211208441U CN201922077467.7U CN201922077467U CN211208441U CN 211208441 U CN211208441 U CN 211208441U CN 201922077467 U CN201922077467 U CN 201922077467U CN 211208441 U CN211208441 U CN 211208441U
Authority
CN
China
Prior art keywords
electrical connection
electronic chip
support substrate
electronic
chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201922077467.7U
Other languages
English (en)
Inventor
D·加尼
J-M·里维雷
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SA
STMicroelectronics Grenoble 2 SAS
STMicroelectronics SRL
Original Assignee
STMicroelectronics SA
STMicroelectronics Grenoble 2 SAS
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SA, STMicroelectronics Grenoble 2 SAS filed Critical STMicroelectronics SA
Application granted granted Critical
Publication of CN211208441U publication Critical patent/CN211208441U/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/1401Structure
    • H01L2224/1403Bump connectors having different sizes, e.g. different diameters, heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/141Disposition
    • H01L2224/1418Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/14181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • H01L2224/1701Structure
    • H01L2224/1703Bump connectors having different sizes, e.g. different diameters, heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • H01L2224/171Disposition
    • H01L2224/1718Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/17181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06568Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices decreasing in size, e.g. pyramidical stack

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Geometry (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
  • Wire Bonding (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Combinations Of Printed Boards (AREA)

Abstract

本公开的实施例涉及电子设备。一种电子设备,包括支撑衬底,第一电子芯片和第二电子芯片以一个位于另一个顶部上的位置被安装到支撑衬底。第一电连接元件被插入在第一电子芯片和支撑衬底之间。第二电连接元件被插入在第二电子芯片和支撑衬底之间,并且位于距第一电子芯片的外围一定距离处。第三电连接元件被插入在第一电子芯片和第二电子芯片之间。

Description

电子设备
技术领域
实施例涉及包括堆叠的电子芯片的电子设备。
背景技术
已知电子设备包括电子芯片,电子芯片以一个在另一个顶部上而被粘合地接合,并且进一步被接合在支撑衬底的顶部上。芯片彼此偏置,并且通过电连接导线被电连接到支撑衬底。这样的布局在线被安装时呈现困难,并且特别地由于导线的长度而呈现缺陷,这样的布局会发生电损耗,并且其对相互和周围电磁效应敏感。
实用新型内容
本申请人已经发现,传统的电子设备的电子芯片布局导致安装较为困难,而且会导致电损耗,并且其对电磁效应敏感。
为了克服上述问题,本实用新型因此提供了一种电子设备。
在一个方面中,提供了一种电子设备,其特征在于,包括:支撑衬底,具有支撑面;第一电子芯片,位于支撑衬底的顶部上,并且具有第一面和第二面,其中第一面被安装到支撑衬底的支撑面;第二电子芯片,位于第一电子芯片的顶部上,第二电子芯片包括半导体衬底和互连层,半导体衬底具有第一面和第二面并且互连层具有第一面和第二面,其中互连层的第二面被安装到半导体衬底的第一面,并且其中互连层的第一面被安装到支撑衬底的支撑面;互连层的第一面还包括凹部,并且其中第一电子芯片至少部分地被置于凹部内,第一电子芯片的第二面面向凹部的底面;第一电连接元件,被插入在第一电子芯片的第一面和支撑衬底的支撑面之间;以及第二电连接元件,被插入在针对第二电子芯片的互连层的第一面和支撑衬底的支撑面之间。
在一些实施例中,该设备还包括第三电连接元件,被插入在第一电子芯片的第二面和凹部的底面之间。
在一些实施例中,支撑衬底包括在支撑面处的电连接的阵列,电连接的阵列被连接到第一电连接元件和第二电连接元件。
在一些实施例中,第一电连接元件和第二电连接元件均包括从由球、柱和焊点组成的组中选择的结构。
在一些实施例中,互连层包括电连接的阵列。
在一些实施例中,电连接的阵列通过第二电连接元件而被电连接到支撑衬底。
在一些实施例中,电连接的阵列被电连接到第一电子芯片的第二面。
在一些实施例中,第一电子芯片包括多个电连接贯穿过孔,多个电连接贯穿过孔与电连接的阵列电接触。
在另一方面中,提供了一种电子设备,其特征在于,包括:支撑衬底,具有正面;第一电子芯片,被定位在支撑衬底的正面之上,第一电子芯片包括具有第一电子电路的第一衬底和具有第一互连网络的第一互连层,第一互连网络被连接到第一电子电路;其中第一互连层面向支撑衬底的正面;第一电连接元件,被插入在第一互连层的第一互连网络和支撑衬底的正面之间;第二电子芯片,被定位在支撑衬底的正面之上,第二电子芯片包括具有第二电子电路的第二衬底和具有第二互连网络的第二互连层,第二互连网络被连接到第二电子电路;其中第二互连层的第一部分包括凹部,第一电子芯片的一部分被定位在凹部内,并且其中第二互连层的第二部分延伸超出第一电子芯片的外围边缘,且面向支撑衬底的正面;以及第二电连接元件,被插入在第二互连层的第二互连网络和支撑衬底的正面之间,第二电连接元件位于距第一电子芯片的外围边缘一定距离处。
在一些实施例中,该设备还包括第三电连接元件,被插入在第一电子芯片的第一衬底和第二互连层的第二部分之间。
在一些实施例中,第一电子芯片的第一衬底包括贯穿硅过孔,贯穿硅过孔被电连接到第三电连接元件。
在又一方面中,提供了一种电子设备,其特征在于,包括:支撑衬底,具有正面;第一电子芯片,被定位支撑衬底的正面之上,第一电子芯片包括具有第一电子电路的第一衬底和具有第一互连网络的第一互连层,第一互连网络被连接到第一电子电路;其中第一衬底面向支撑衬底的正面;第一电连接元件,被插入在第一衬底和支撑衬底的正面之间;第二电子芯片,被定位支撑衬底的正面之上,第二电子芯片包括具有第二电子电路的第二衬底和具有第二互连网络的第二互连层,第二互连网络被连接到第二电子电路;其中第二互连层的第一部分包括凹部,第一电子芯片的一部分被定位在凹部内,并且其中第二互连层的第二部分延伸超出第一电子芯片的外围边缘,且面向支撑衬底的正面;以及第二电连接元件,被插入在第二互连层的第二互连网络和支撑衬底的正面之间,第二电连接元件位于与第一电子芯片的外围边缘有一定距离处。
在一些实施例中,该设备还包括第三电连接元件,被插入在第一电子芯片的第一互连层和第二互连层的第二部分之间。
在一些实施例中,第一电子芯片的第一衬底包括贯穿硅过孔,贯穿硅过孔被电连接到第一电连接元件。
本公开的实施例安装方式简单,并且能够减少电损耗。
附图说明
现将通过非限制示例性的实施例的方式来描述电子设备,该实施例由附图来图示,其中:
图1示出电子设备的横截面;
图2示出图1的电子设备的放大的局部横截面;
图3示出另一个电子设备的横截面;
图4示出另一个电子设备的横截面;
图5示出另一个电子设备的横截面;
图6示出图1的电子设备的一个变型实施例的横截面;
图7示出图6的电子设备的放大的局部横截面;
图8示出图3的电子设备的一个变型实施例的横截面;
图9示出图4的电子设备的一个变型实施例的横截面;以及
图10示出图5的电子设备的一个变型实施例的横截面。
具体实施方式
图1和图2中图示的电子设备1,包括以片(sheet)的形式的支撑衬底2,支撑衬底2具有正面(front face)3;第一电子芯片4,位于支撑衬底2的顶部上,并且第一电子芯片4具有面向支撑衬底2的正面3的背面(rear face)5,以及正面6。
电子设备1包括第二电子芯片7,其位于第一芯片4的顶部上,并且第二电子芯片7具有背面8,其背面的一部分面向第一芯片4的正面6延伸,并且其背面的另一部分延伸超出第一芯片 4的外围的至少部分、并且面向支撑衬底2的正面3,从而形成特定的堆叠。
电子设备1还包括第一电连接元件9,其被插入在支撑衬底2 和第一芯片4之间(也就是说,位于支撑衬底2和第一芯片4之间);以及第二电连接元件10,其被插入在支撑衬底2和第二芯片7之间(也就是说,位于支撑衬底2和第二芯片7之间),并且位于距第一芯片4的外围一定距离处。
例如,电连接元件9可以通过球、焊柱来形成,并且电连接元件10可以通过球、焊柱、或焊点来形成,从而形成刚性的直接电连接。
如在图2中更明确地图示的,支撑衬底2被提供有电连接的阵列12,该电连接的阵列12具有正焊盘,第一电连接元件9和第二电连接元件10电连接到该正焊盘。
第一芯片4包括例如由硅制成的基础板(衬底)13,其具有在其上形成电子部件(未示出)的面14,以及包括电连接的阵列 16的互连层15,互连层15在面14之上形成。
例如且有利地,互连层15位于支撑衬底2的一侧。
第一芯片4的电连接的阵列16具有焊盘,第一电连接元件9 来电连接到该焊盘。
第二芯片7包括例如由硅制成的基础板(衬底)18,其具有在其上形成电子部件(未示出)的面19,以及包括互连层20,互连层20在面19之上形成,并且包括电连接的阵列21。例如,基础板18位于与支撑衬底2相对的一侧。例如,层19位于具有其一部分面向衬底2、并且其一部分面向第一芯片4的一侧。
电连接的阵列21具有背焊盘,第二电连接元件10电连接到该背焊盘。
第一电连接元件9和第二电连接元件10被尺寸化,使得芯片 4的正面6和芯片7的背面8是接触的或是彼此分离一小距离。由热导材料制成的膏或粘合剂可以可选地被嵌入在芯片4的正面 6和芯片7的背面8之间。
借助于上述组件,芯片4和芯片7分别通过第一电连接元件 9和第二电连接元件10而被电连接到支撑衬底2的电连接的阵列 12,并且通过该电连接的阵列12能够被连接到彼此。
图3中图示的电子设备22与参照图1和图2所描述的电子设备1的区别在于,例如,电子设备22包括了多个第一电子芯片4,该多个第一电子芯片4位于支撑衬底2和第二芯片7之间、且位于距彼此一定距离处。
第一芯片4以上述电子设备1的第一芯片4等效的安装方式,通过第一电连接元件9和第二电连接元件10被电连接到支撑衬底2。
例如,在这种情况下,连接了支撑衬底2和第二芯片7的第二电连接元件10中的一些可以有利地位于在第一芯片4之间的空间中。
图4中图示的电子设备23包括参照图1和图2所描述的电子设备1,并且电子设备23进一步包括第三电子芯片24,该第三电子芯片24位于第二芯片7的顶部上并且具有背面25,其背面的一部分面向第二芯片7的正面26延伸,并且其背面的另一部分延伸超出第一芯片4和第二芯片7的外围的至少一部分,且面向支撑衬底2的正面3,从而形成另一个特定的堆叠。
而且,电子设备22包括附加电连接元件27,该电连接元件 27被插入在支撑衬底2和第三芯片7之间(也就是说,位于支撑衬底2和第三芯片7之间),并且该电连接元件27位于距第一芯片4和第二芯片7一定距离处。电连接元件27连接支撑衬底2 的电连接阵列和第三芯片24的电连接阵列。
图5中图示的电子设备29与参照图1和图2所描述的电子设备1的区别在于,第二电子芯片7的背面8包括凹部30,在其中第一芯片4至少部分地被保持。
有利地,凹部30在第二芯片7的层20中形成。
芯片4的正面6可以是与凹部30的底部31相接触的,或可以距凹部30的底部31一小距离。由导热材料制成的层可以可选地被插入在芯片4的正面6和凹部30的底部31之间。
因此,由芯片4和芯片7形成的堆叠的厚度能够被减少。
当然,多个第一芯片可以被安装在第二芯片的凹部中,并且第二芯片的多个凹部可以被提供,以便容纳至少一个第一芯片。
图6至图7的电子设备101与参照图1和图2所描述的电子设备1和电子设备2的区别在于,电子设备101还包括第三电连接元件11,第三电连接元件11被插入在第一芯片4和第二芯片 7之间(也就是说,位于第一芯片4和第二芯片7之间)。
第三电连接元件11可以通过球、柱、或焊点来形成。
如在图7中图示的,芯片4相对于其在图2中的布局被翻转,使得基础板13位于支撑衬底2的一侧,并且包括电连接阵列16 的互连层15位于第二芯片7的一侧。
而且,第一芯片4的基础板13以通孔的形式被提供有电连接过孔17(TSV),在一方面,电连接过孔17被连接到第一芯片4 的电子部件和/或到电连接的阵列16,并且在另一方面,电连接过孔17具有背焊盘,第一电连接元件9被电连接到该背焊盘。
此外,在一方面,第一芯片4的电连接的阵列16具有正焊盘,第三电连接元件11被电连接到该正焊盘,并且在另一方面,电连接的阵列21具有背焊盘,第二电连接元件11被电连接到该背焊盘。
因此,除了上述通过第一电连接元件9和第二电连接元件10 的方式的电链路,芯片4和芯片7还通过第三电连接元件11而彼此被直接连接。
图8中图示的电子设备122与在上文中参照图3所描述的电子设备22的区别在于,电子设备122还包括第三电连接元件11,第三电连接元件11以与刚才参照图7被描述过的等效方式,被插入在第一芯片4和第二芯片7之间,并且被电连接到第一芯片 4以及到第二芯片7。
图9中图示的电子设备123与在上文中参照图4所描述的电子设备23的区别在于,电子设备123还包括被插入在第一芯片4 和第二芯片7之间的第三电连接元件11,以及被插入在第二芯片 7和第三芯片24之间的附加电连接元件28。
第三电连接元件11以与刚才参照图7被描述过的等效方式而被电连接到第一芯片4和第二芯片7。
此外,第二芯片7以与芯片4同样的方式被提供有具有电连接的阵列和电连接过孔的阵列,从而形成在第二芯片7和第三芯片24之间的直接电连接。
图10中图示的电子设备129与在上文中参照图5所描述的电子设备29的区别在于,电子设备129还包括第三电连接元件11,被插入在第一芯片4和凹部30的底部31之间。
被包含在第二芯片7的层20中的电连接的阵列21具有被布置在凹部30的底部31的焊盘,并且电连接元件11被电连接至该焊盘,从而形成在第一芯片4和第二芯片7之间的直接链路。

Claims (14)

1.一种电子设备,其特征在于,包括:
支撑衬底,具有支撑面;
第一电子芯片,位于所述支撑衬底的顶部上,并且具有第一面和第二面,其中所述第一面被安装到所述支撑衬底的所述支撑面;
第二电子芯片,位于所述第一电子芯片的顶部上,所述第二电子芯片包括半导体衬底和互连层,所述半导体衬底具有第一面和第二面并且所述互连层具有第一面和第二面,其中所述互连层的所述第二面被安装到所述半导体衬底的所述第一面,并且其中所述互连层的所述第一面被安装到所述支撑衬底的所述支撑面;
所述互连层的所述第一面还包括凹部,并且其中所述第一电子芯片至少部分地被置于所述凹部内,所述第一电子芯片的所述第二面面向所述凹部的底面;
第一电连接元件,被插入在所述第一电子芯片的所述第一面和所述支撑衬底的所述支撑面之间;以及
第二电连接元件,被插入在针对所述第二电子芯片的所述互连层的所述第一面和所述支撑衬底的所述支撑面之间。
2.根据权利要求1所述的设备,还包括第三电连接元件,被插入在所述第一电子芯片的所述第二面和所述凹部的所述底面之间。
3.根据权利要求1所述的设备,其中所述支撑衬底包括在所述支撑面处的电连接的阵列,所述电连接的阵列被连接到所述第一电连接元件和所述第二电连接元件。
4.根据权利要求1所述的设备,其中所述第一电连接元件和第二电连接元件均包括从由球、柱和焊点组成的组中选择的结构。
5.根据权利要求1所述的设备,其中所述互连层包括电连接的阵列。
6.根据权利要求5所述的设备,其中所述电连接的阵列通过所述第二电连接元件而被电连接到所述支撑衬底。
7.根据权利要求5所述的设备,其中所述电连接的阵列被电连接到所述第一电子芯片的所述第二面。
8.根据权利要求7所述的设备,其中所述第一电子芯片包括多个电连接贯穿过孔,所述多个电连接贯穿过孔与所述电连接的阵列电接触。
9.一种电子设备,其特征在于,包括:
支撑衬底,具有正面;
第一电子芯片,被定位在所述支撑衬底的所述正面之上,所述第一电子芯片包括具有第一电子电路的第一衬底和具有第一互连网络的第一互连层,所述第一互连网络被连接到所述第一电子电路;
其中所述第一互连层面向所述支撑衬底的所述正面;
第一电连接元件,被插入在所述第一互连层的所述第一互连网络和所述支撑衬底的所述正面之间;
第二电子芯片,被定位在所述支撑衬底的所述正面之上,所述第二电子芯片包括具有第二电子电路的第二衬底和具有第二互连网络的第二互连层,所述第二互连网络被连接到所述第二电子电路;
其中所述第二互连层的第一部分包括凹部,所述第一电子芯片的一部分被定位在所述凹部内,并且其中所述第二互连层的第二部分延伸超出所述第一电子芯片的外围边缘,且面向所述支撑衬底的所述正面;以及
第二电连接元件,被插入在所述第二互连层的所述第二互连网络和所述支撑衬底的所述正面之间,所述第二电连接元件位于距所述第一电子芯片的所述外围边缘一定距离处。
10.根据权利要求9所述的设备,还包括第三电连接元件,被插入在所述第一电子芯片的所述第一衬底和所述第二互连层的所述第二部分之间。
11.根据权利要求10所述的设备,其中所述第一电子芯片的所述第一衬底包括贯穿硅过孔,所述贯穿硅过孔被电连接到所述第三电连接元件。
12.一种电子设备,其特征在于,包括:
支撑衬底,具有正面;
第一电子芯片,被定位所述支撑衬底的所述正面之上,所述第一电子芯片包括具有第一电子电路的第一衬底和具有第一互连网络的第一互连层,所述第一互连网络被连接到所述第一电子电路;
其中所述第一衬底面向所述支撑衬底的所述正面;
第一电连接元件,被插入在所述第一衬底和所述支撑衬底的所述正面之间;
第二电子芯片,被定位所述支撑衬底的所述正面之上,所述第二电子芯片包括具有第二电子电路的第二衬底和具有第二互连网络的第二互连层,所述第二互连网络被连接到所述第二电子电路;
其中所述第二互连层的第一部分包括凹部,所述第一电子芯片的一部分被定位在所述凹部内,并且其中所述第二互连层的第二部分延伸超出所述第一电子芯片的外围边缘,且面向所述支撑衬底的所述正面;以及
第二电连接元件,被插入在所述第二互连层的所述第二互连网络和所述支撑衬底的所述正面之间,所述第二电连接元件位于与所述第一电子芯片的所述外围边缘有一定距离处。
13.根据权利要求12所述的设备,还包括第三电连接元件,被插入在所述第一电子芯片的所述第一互连层和所述第二互连层的所述第二部分之间。
14.根据权利要求13所述的设备,其中所述第一电子芯片的所述第一衬底包括贯穿硅过孔,所述贯穿硅过孔被电连接到所述第一电连接元件。
CN201922077467.7U 2018-11-28 2019-11-27 电子设备 Active CN211208441U (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR1872005 2018-11-28
FR1872005A FR3089056B1 (fr) 2018-11-28 2018-11-28 Dispositif électronique comprenant un substrat de support et des puces électroniques, empilés

Publications (1)

Publication Number Publication Date
CN211208441U true CN211208441U (zh) 2020-08-07

Family

ID=66286434

Family Applications (2)

Application Number Title Priority Date Filing Date
CN201911181761.0A Pending CN111244073A (zh) 2018-11-28 2019-11-27 包括支撑衬底和堆叠的电子芯片的电子设备
CN201922077467.7U Active CN211208441U (zh) 2018-11-28 2019-11-27 电子设备

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CN201911181761.0A Pending CN111244073A (zh) 2018-11-28 2019-11-27 包括支撑衬底和堆叠的电子芯片的电子设备

Country Status (3)

Country Link
US (1) US11527511B2 (zh)
CN (2) CN111244073A (zh)
FR (1) FR3089056B1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111244073A (zh) * 2018-11-28 2020-06-05 意法半导体(格勒诺布尔2)公司 包括支撑衬底和堆叠的电子芯片的电子设备

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080164605A1 (en) * 2007-01-08 2008-07-10 United Microelectronics Corp. Multi-chip package
US9236319B2 (en) * 2008-02-29 2016-01-12 Stats Chippac Ltd. Stacked integrated circuit package system
KR101479506B1 (ko) * 2008-06-30 2015-01-07 삼성전자주식회사 임베디드 배선 기판, 이를 포함하는 반도체 패키지 및 그제조 방법
FR2938976A1 (fr) * 2008-11-24 2010-05-28 St Microelectronics Grenoble Dispositif semi-conducteur a composants empiles
US9219023B2 (en) * 2010-01-19 2015-12-22 Globalfoundries Inc. 3D chip stack having encapsulated chip-in-chip
US8598695B2 (en) * 2010-07-23 2013-12-03 Tessera, Inc. Active chip on carrier or laminated chip having microelectronic element embedded therein
WO2012124282A1 (ja) * 2011-03-11 2012-09-20 パナソニック株式会社 センサ
US8829674B2 (en) * 2013-01-02 2014-09-09 International Business Machines Corporation Stacked multi-chip package and method of making same
FR3011978A1 (fr) * 2013-10-15 2015-04-17 St Microelectronics Grenoble 2 Systeme electronique comprenant des dispositifs electroniques empiles comprenant des puces de circuits integres
FR3014242A1 (fr) * 2013-11-29 2015-06-05 St Microelectronics Grenoble 2 Dispositif electronique comprenant une puce de circuits integres et une plaque optique empilees
KR20150135611A (ko) * 2014-05-22 2015-12-03 에스케이하이닉스 주식회사 멀티 칩 패키지 및 제조 방법
US10242968B2 (en) * 2015-11-05 2019-03-26 Massachusetts Institute Of Technology Interconnect structure and semiconductor structures for assembly of cryogenic electronic packages
KR20170075125A (ko) * 2015-12-22 2017-07-03 에스케이하이닉스 주식회사 반도체 패키지 및 제조 방법
US10373868B2 (en) * 2016-01-18 2019-08-06 Infineon Technologies Austria Ag Method of processing a porous conductive structure in connection to an electronic component on a substrate
FR3050862A1 (fr) * 2016-05-02 2017-11-03 St Microelectronics Grenoble 2 Dispositif electronique a puces electroniques et dissipateur de la chaleur
FR3051974A1 (fr) * 2016-05-26 2017-12-01 Stmicroelectronics (Grenoble 2) Sas Dispositif electronique a puces electroniques empilees
EP3465751B1 (en) * 2016-06-03 2021-08-18 Intel Corporation Wireless module with antenna package and cap package
US10957649B2 (en) * 2016-09-30 2021-03-23 Intel Corporation Overpass dice stacks and methods of using same
FR3070573A1 (fr) * 2017-08-25 2019-03-01 Stmicroelectronics (Grenoble 2) Sas Dispositif electronique incluant au moins une puce electronique et ensemble electronique
JP6755842B2 (ja) * 2017-08-28 2020-09-16 株式会社東芝 半導体装置、半導体装置の製造方法及び半導体パッケージの製造方法
US10515901B2 (en) * 2017-09-29 2019-12-24 Taiwan Semiconductor Manufacturing Company, Ltd. InFO-POP structures with TIVs having cavities
DE102017129611B4 (de) * 2017-12-12 2021-04-22 RF360 Europe GmbH Elektrische Vorrichtung mit zwei oder mehr Chipkomponenten
KR102397905B1 (ko) * 2017-12-27 2022-05-13 삼성전자주식회사 인터포저 기판 및 반도체 패키지
JP2019161007A (ja) * 2018-03-13 2019-09-19 株式会社東芝 半導体装置及びその製造方法
US11062997B2 (en) * 2018-09-20 2021-07-13 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming chip package structure
US11462463B2 (en) * 2018-09-27 2022-10-04 Intel Corporation Microelectronic assemblies having an integrated voltage regulator chiplet
FR3089056B1 (fr) * 2018-11-28 2022-01-21 St Microelectronics Grenoble 2 Dispositif électronique comprenant un substrat de support et des puces électroniques, empilés
US11063013B2 (en) * 2019-05-15 2021-07-13 Advanced Semiconductor Engineering, Inc. Semiconductor package structure

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111244073A (zh) * 2018-11-28 2020-06-05 意法半导体(格勒诺布尔2)公司 包括支撑衬底和堆叠的电子芯片的电子设备

Also Published As

Publication number Publication date
US20200168582A1 (en) 2020-05-28
CN111244073A (zh) 2020-06-05
FR3089056A1 (fr) 2020-05-29
FR3089056B1 (fr) 2022-01-21
US11527511B2 (en) 2022-12-13

Similar Documents

Publication Publication Date Title
US9281295B2 (en) Embedded heat spreader for package with multiple microelectronic elements and face-down connection
US8338963B2 (en) Multiple die face-down stacking for two or more die
US7687899B1 (en) Dual laminate package structure with embedded elements
US9312239B2 (en) Enhanced stacked microelectronic assemblies with central contacts and improved thermal characteristics
US8217519B2 (en) Electrical connection for multichip modules
KR100497997B1 (ko) 반도체 모듈
JP4828164B2 (ja) インタポーザおよび半導体装置
US20070152310A1 (en) Electrical ground method for ball stack package
JP3925615B2 (ja) 半導体モジュール
US8049325B2 (en) Integrated circuit devices having printed circuit boards therein with staggered bond fingers that support improved electrical isolation
CN211208441U (zh) 电子设备
US7141875B2 (en) Flexible multi-chip module and method of making the same
EP3182449A1 (en) Semiconductor package
JP2001177049A (ja) 半導体装置及びicカード
JP4083376B2 (ja) 半導体モジュール
CN107611098A (zh) 电子封装件及其制法
CN101615607A (zh) 芯片封装结构
US11189597B2 (en) Chip on film package
JP2005167159A (ja) 積層型半導体装置
JP2005327755A (ja) 半導体装置及びその製造方法
KR20110016028A (ko) 적층 반도체 패키지
KR20040043739A (ko) 반도체 패키지의 적층 방법

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant