CN110164775A - 高功率mos芯片与控制芯片组合封装结构与封装方法 - Google Patents

高功率mos芯片与控制芯片组合封装结构与封装方法 Download PDF

Info

Publication number
CN110164775A
CN110164775A CN201910482585.8A CN201910482585A CN110164775A CN 110164775 A CN110164775 A CN 110164775A CN 201910482585 A CN201910482585 A CN 201910482585A CN 110164775 A CN110164775 A CN 110164775A
Authority
CN
China
Prior art keywords
chip
metal
metal framework
back side
control chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201910482585.8A
Other languages
English (en)
Other versions
CN110164775B (zh
Inventor
殷炯
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
WUXI ZHONGWEI HIGH-TECH ELECTRONICS Co Ltd
CETC 58 Research Institute
Original Assignee
WUXI ZHONGWEI HIGH-TECH ELECTRONICS Co Ltd
CETC 58 Research Institute
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by WUXI ZHONGWEI HIGH-TECH ELECTRONICS Co Ltd, CETC 58 Research Institute filed Critical WUXI ZHONGWEI HIGH-TECH ELECTRONICS Co Ltd
Priority to CN201910482585.8A priority Critical patent/CN110164775B/zh
Publication of CN110164775A publication Critical patent/CN110164775A/zh
Application granted granted Critical
Publication of CN110164775B publication Critical patent/CN110164775B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4825Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4871Bases, plates or heatsinks
    • H01L21/4882Assembly of heatsink parts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • H01L23/3672Foil-like cooling fins or heat sinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49548Cross section geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49568Lead-frames or other flat leads specifically adapted to facilitate heat dissipation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/812Applying energy for connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires

Abstract

本发明提供一种高功率MOS芯片与控制芯片组合封装结构,包括:金属框架、MOS芯片、金属散热片、控制芯片、金属线、塑封料;所述金属框架设有一凹陷部;金属框架上预先制有线路,便于连接MOS芯片和控制芯片;在金属框架背面的凹陷部中倒装焊接有MOS芯片;MOS芯片与金属框架上的相应焊垫通过凸件连接;在MOS芯片的背面贴装有金属散热片;金属散热片与MOS芯片背面的漏极相连;在金属框架凹陷部所对应的正面突出部安装有控制芯片;控制芯片通过金属线与金属框架上相应焊垫连接;在金属框架正面、金属框架背面的凹陷部内、金属线外围设有塑封料;本发明MOS芯片大功率输出时电性能更优,散热效果更好。

Description

高功率MOS芯片与控制芯片组合封装结构与封装方法
技术领域
本发明属于集成电路封装技术领域,尤其是一种高功率MOS芯片与控制芯片组合封装结构与封装方法。
背景技术
现有的MOS芯片与控制芯片的组合堆叠结构,需要借助于胶膜堆叠结构,参见图1;
1. 先将MOS芯片在基板或框架上进行装片;
2. 然后对MOS芯片进行焊金属线作业;
3. 将磨划好的带胶膜的控制芯片进行装片,胶膜覆盖MOS芯片上连接的金属线;
4. 对控制芯片焊金属线;
5. 最后通过塑封料包封以保护产品结构。
目前已有的可实现MOS芯片与控制芯片堆叠的技术中,有如下缺点:
1)MOS芯片栅极需要大功率输出时,焊接的金属线电性能不佳;
2)MOS芯片需要散热时,基板或金属框架达不到MOS芯片的散热需要。
发明内容
本发明的目的在于克服现有技术中存在的不足,提供一种高功率MOS芯片与控制芯片组合封装结构,以及相应的封装方法,使得组合封装结构中的MOS芯片大功率输出时电性能更优,加厚了MOS芯片散热通道,散热效果更好。本发明采用的技术方案是:
一种高功率MOS芯片与控制芯片组合封装方法,包括以下步骤;
步骤S1,提供一金属框架,所述金属框架设有一凹陷部;金属框架上预先制有线路,便于连接MOS芯片和控制芯片;
步骤S2,在金属框架背面的凹陷部中通过倒装焊工艺焊接MOS芯片;MOS芯片与金属框架上的相应焊垫通过凸件连接;
步骤S3,在MOS芯片的背面贴装金属散热片;金属散热片与MOS芯片背面的漏极相连;
步骤S4,在金属框架背面和金属散热片背面贴装胶带;所述胶带盖住金属框架的凹陷部;
步骤S5,在金属框架凹陷部所对应的正面突出部安装控制芯片;
步骤S6,对正装的控制芯片进行焊金属线作业,使得金属线连接控制芯片和金属框架上相应焊垫;
步骤S7,塑封料填充:通过压缩或注塑工艺,将金属框架正面、金属框架背面的凹陷部内、金属线外围填充塑封料;
步骤S8,去除胶带,然后在金属散热片背面,以及金属框架背面需要进行输出连接的位置上焊锡。
进一步地,步骤S1中,在金属框架凹陷部中设有通孔,以及引导槽。
进一步地,步骤S2中,凸件是铜柱,或者焊球;MOS芯片底部至少设有一处引导槽。
进一步地,步骤S3中,金属散热片的背面与金属框架凹陷部外围的平整部背面齐平或大致齐平。
一种高功率MOS芯片与控制芯片组合封装结构,包括:金属框架、MOS芯片、金属散热片、控制芯片、金属线、塑封料;
所述金属框架设有一凹陷部;金属框架上预先制有线路,便于连接MOS芯片和控制芯片;
在金属框架背面的凹陷部中倒装焊接有MOS芯片;MOS芯片与金属框架上的相应焊垫通过凸件连接;在MOS芯片的背面贴装有金属散热片;金属散热片与MOS芯片背面的漏极相连;
在金属框架凹陷部所对应的正面突出部安装有控制芯片;控制芯片通过金属线与金属框架上相应焊垫连接;
在金属框架正面、金属框架背面的凹陷部内、金属线外围设有塑封料;
在金属散热片背面,以及金属框架背面需要进行输出连接的位置设有焊锡。
进一步地,凸件是铜柱,或者焊球。
进一步地,MOS芯片底部至少设有一处引导槽。
进一步地,在金属框架凹陷部中设有通孔。
本发明的优点在于:
1)在MOS芯片背面贴装更厚的金属散热片,加厚了MOS芯片的散热通道,满足了MOS芯片的散热要求。
2)MOS芯片正面栅极需要大功率输出时,栅极通过铜柱或焊球连接至金属框架上,电性能更优。
3)将倒装芯片与正装芯片分别置于金属框架的背面与正面,相比正装芯片与正装芯片的堆叠封装结构,可以减少焊线的布设空间,提高框架的利用率,减小封装尺寸。
附图说明
图1为现有的MOS芯片与控制芯片的组合堆叠结构示意图。
图2为本发明的金属框架示意图。
图3为本发明的MOS芯片装片示意图。
图4为本发明的MOS芯片背面贴装金属芯片示意图。
图5为本发明的金属框架背面和金属散热片背面贴装胶带示意图。
图6为本发明的金属框架正面突出部安装控制芯片示意图。
图7为本发明的对正装的控制芯片焊接金属线示意图。
图8为本发明的填充塑封料示意图。
图9为本发明的金属散热片背面和金属框架背面上焊锡示意图。
具体实施方式
下面结合具体附图和实施例对本发明作进一步说明。
高功率MOS芯片与控制芯片组合封装方法,包括以下步骤;
步骤S1,如图2所示,提供一金属框架1,所述金属框架1设有一凹陷部101;在金属框架凹陷部101中设有通孔2,以及引导槽3;
金属框架1上预先制有线路,便于连接MOS芯片和控制芯片;
通孔2和引导槽3便于后续塑封料填充;
步骤S2,如图3所示,在金属框架1背面的凹陷部101中通过倒装焊工艺焊接MOS芯片4;MOS芯片4与金属框架1上的相应焊垫通过凸件5连接;
凸件5可以是铜柱,或者焊球;
MOS芯片4底部至少设有一处引导槽3;
步骤S3,如图4所示,在MOS芯片4的背面贴装金属散热片6;金属散热片6与MOS芯片4背面的漏极相连;
金属散热片6不仅起到散热作用,而且还起到MOS芯片4背面漏极引出的作用;
金属散热片6的背面与金属框架1凹陷部外围的平整部背面齐平或大致齐平;
步骤S4,如图5所示,在金属框架1背面和金属散热片6背面贴装胶带7;所述胶带7盖住金属框架1的凹陷部101;
步骤S5,如图6所示,在金属框架1凹陷部所对应的正面突出部安装控制芯片8;
步骤S6,如图7所示,对正装的控制芯片8进行焊金属线9作业,使得金属线9连接控制芯片8和金属框架1上相应焊垫;
步骤S7,如图8所示,塑封料10填充:通过压缩或注塑工艺,将金属框架正面、金属框架背面的凹陷部内、金属线外围填充塑封料;
金属框架背面的凹陷部内填充塑封料后,MOS芯片底部、通孔也就填充了塑封料;
步骤S8,如图9所示,去除胶带7,然后在金属散热片6背面,以及金属框架1背面需要进行输出连接的位置上焊锡11。
最后所应说明的是,以上具体实施方式仅用以说明本发明的技术方案而非限制,尽管参照实例对本发明进行了详细说明,本领域的普通技术人员应当理解,可以对本发明的技术方案进行修改或者等同替换,而不脱离本发明技术方案的精神和范围,其均应涵盖在本发明的权利要求范围当中。

Claims (8)

1.一种高功率MOS芯片与控制芯片组合封装方法,其特征在于,包括以下步骤;
步骤S1,提供一金属框架(1),所述金属框架(1)设有一凹陷部(101);金属框架(1)上预先制有线路,便于连接MOS芯片和控制芯片;
步骤S2,在金属框架(1)背面的凹陷部(101)中通过倒装焊工艺焊接MOS芯片(4);MOS芯片(4)与金属框架(1)上的相应焊垫通过凸件(5)连接;
步骤S3,在MOS芯片(4)的背面贴装金属散热片(6);金属散热片(6)与MOS芯片(4)背面的漏极相连;
步骤S4,在金属框架(1)背面和金属散热片(6)背面贴装胶带(7);所述胶带(7)盖住金属框架(1)的凹陷部(101);
步骤S5,在金属框架(1)凹陷部所对应的正面突出部安装控制芯片(8);
步骤S6,对正装的控制芯片(8)进行焊金属线(9)作业,使得金属线(9)连接控制芯片(8)和金属框架(1)上相应焊垫;
步骤S7,塑封料(10)填充:通过压缩或注塑工艺,将金属框架正面、金属框架背面的凹陷部内、金属线外围填充塑封料;
步骤S8,去除胶带(7),然后在金属散热片(6)背面,以及金属框架(1)背面需要进行输出连接的位置上焊锡(11)。
2.如权利要求1所述的高功率MOS芯片与控制芯片组合封装方法,其特征在于,
步骤S1中,在金属框架凹陷部(101)中设有通孔(2),以及引导槽(3)。
3.如权利要求1所述的高功率MOS芯片与控制芯片组合封装方法,其特征在于,
步骤S2中,凸件(5)是铜柱,或者焊球;MOS芯片(4)底部至少设有一处引导槽(3)。
4.如权利要求1所述的高功率MOS芯片与控制芯片组合封装方法,其特征在于,
步骤S3中,金属散热片(6)的背面与金属框架(1)凹陷部外围的平整部背面齐平或大致齐平。
5.一种高功率MOS芯片与控制芯片组合封装结构,其特征在于,包括:金属框架(1)、MOS芯片(4)、金属散热片(6)、控制芯片(8)、金属线(9)、塑封料(10);
所述金属框架(1)设有一凹陷部(101);金属框架(1)上预先制有线路,便于连接MOS芯片和控制芯片;
在金属框架(1)背面的凹陷部(101)中倒装焊接有MOS芯片(4);MOS芯片(4)与金属框架(1)上的相应焊垫通过凸件(5)连接;在MOS芯片(4)的背面贴装有金属散热片(6);金属散热片(6)与MOS芯片(4)背面的漏极相连;
在金属框架(1)凹陷部所对应的正面突出部安装有控制芯片(8);控制芯片(8)通过金属线(9)与金属框架(1)上相应焊垫连接;
在金属框架正面、金属框架背面的凹陷部内、金属线外围设有塑封料(10);
在金属散热片(6)背面,以及金属框架(1)背面需要进行输出连接的位置设有焊锡(11)。
6.如权利要求5所述的高功率MOS芯片与控制芯片组合封装结构,其特征在于,
凸件(5)是铜柱,或者焊球。
7.如权利要求5所述的高功率MOS芯片与控制芯片组合封装结构,其特征在于,
MOS芯片(4)底部至少设有一处引导槽(3)。
8.如权利要求5所述的高功率MOS芯片与控制芯片组合封装结构,其特征在于,
在金属框架凹陷部(101)中设有通孔(2)。
CN201910482585.8A 2019-06-04 2019-06-04 高功率mos芯片与控制芯片组合封装结构与封装方法 Active CN110164775B (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201910482585.8A CN110164775B (zh) 2019-06-04 2019-06-04 高功率mos芯片与控制芯片组合封装结构与封装方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201910482585.8A CN110164775B (zh) 2019-06-04 2019-06-04 高功率mos芯片与控制芯片组合封装结构与封装方法

Publications (2)

Publication Number Publication Date
CN110164775A true CN110164775A (zh) 2019-08-23
CN110164775B CN110164775B (zh) 2024-04-09

Family

ID=67627493

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201910482585.8A Active CN110164775B (zh) 2019-06-04 2019-06-04 高功率mos芯片与控制芯片组合封装结构与封装方法

Country Status (1)

Country Link
CN (1) CN110164775B (zh)

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR19990051841A (ko) * 1997-12-20 1999-07-05 김영환 칩 스케일 패키지 및 그 제조방법
KR101216777B1 (ko) * 2011-07-20 2012-12-28 삼성전기주식회사 전력 모듈 패키지 및 그 제조방법
CN103730442A (zh) * 2013-12-31 2014-04-16 天水华天科技股份有限公司 带焊球面阵列四边无引脚封装体堆叠封装件及制备方法
CN204167308U (zh) * 2013-12-05 2015-02-18 江苏长电科技股份有限公司 多芯片堆叠倒正装无基岛复合式平脚金属框架结构
CN105390473A (zh) * 2010-03-24 2016-03-09 台湾积体电路制造股份有限公司 集成电路装置及封装组件
CN105633051A (zh) * 2015-12-24 2016-06-01 江苏长电科技股份有限公司 部分框架外露多芯片多搭平铺夹芯封装结构及其工艺方法
WO2016086769A1 (zh) * 2014-12-02 2016-06-09 天水华天科技股份有限公司 基于定制引线框架的csp型mems封装件及生产方法
CN108321134A (zh) * 2018-04-09 2018-07-24 黄山宝霓二维新材科技有限公司 高功率密度塑封式ipm模块的封装结构及加工工艺

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR19990051841A (ko) * 1997-12-20 1999-07-05 김영환 칩 스케일 패키지 및 그 제조방법
CN105390473A (zh) * 2010-03-24 2016-03-09 台湾积体电路制造股份有限公司 集成电路装置及封装组件
KR101216777B1 (ko) * 2011-07-20 2012-12-28 삼성전기주식회사 전력 모듈 패키지 및 그 제조방법
CN204167308U (zh) * 2013-12-05 2015-02-18 江苏长电科技股份有限公司 多芯片堆叠倒正装无基岛复合式平脚金属框架结构
CN103730442A (zh) * 2013-12-31 2014-04-16 天水华天科技股份有限公司 带焊球面阵列四边无引脚封装体堆叠封装件及制备方法
WO2016086769A1 (zh) * 2014-12-02 2016-06-09 天水华天科技股份有限公司 基于定制引线框架的csp型mems封装件及生产方法
CN105633051A (zh) * 2015-12-24 2016-06-01 江苏长电科技股份有限公司 部分框架外露多芯片多搭平铺夹芯封装结构及其工艺方法
CN108321134A (zh) * 2018-04-09 2018-07-24 黄山宝霓二维新材科技有限公司 高功率密度塑封式ipm模块的封装结构及加工工艺

Also Published As

Publication number Publication date
CN110164775B (zh) 2024-04-09

Similar Documents

Publication Publication Date Title
US8669650B2 (en) Flip chip semiconductor device
CN100499104C (zh) 倒装芯片接点的功率组件封装及封装方法
CN1331221C (zh) 芯片球栅阵列封装结构
CN106298722B (zh) 一种大电流功率半导体器件的封装结构及制造方法
US8952509B1 (en) Stacked multi-chip bottom source semiconductor device and preparation method thereof
CN104681525B (zh) 一种多芯片叠层的封装结构及其封装方法
CN102468292B (zh) 一种用于直流-直流转换器的封装体结构
TWI406376B (zh) 晶片封裝構造
US9437587B2 (en) Flip chip semiconductor device
CN110164775A (zh) 高功率mos芯片与控制芯片组合封装结构与封装方法
CN102403236B (zh) 芯片外露的半导体器件及其生产方法
CN208796987U (zh) 一种引线框架及其超薄型小外形倒装封装件
US9917041B1 (en) 3D chip assemblies using stacked leadframes
CN209843663U (zh) 高功率mos芯片与控制芯片组合封装结构
CN210200717U (zh) 一种采用绝缘封装的可控硅
CN204067351U (zh) 双芯片封装体
CN110379784B (zh) 一种半导体封装结构
CN204361085U (zh) 金属引线框高导热倒装片封装结构
CN210443552U (zh) 用于系统级封装的散热结构
CN209000902U (zh) 一种框架类产品增强散热的封装结构
CN209199909U (zh) 一种新型to-220型半导体封装结构
US8778704B1 (en) Solar powered IC chip
CN209232767U (zh) 一种新型半导体封装结构
CN202042481U (zh) 一种功率模块
CN110648991A (zh) 一种用于框架封装芯片的转接板键合结构及其加工方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant