CN107240607B - 高电子迁移率晶体管和其制造方法 - Google Patents

高电子迁移率晶体管和其制造方法 Download PDF

Info

Publication number
CN107240607B
CN107240607B CN201710193317.5A CN201710193317A CN107240607B CN 107240607 B CN107240607 B CN 107240607B CN 201710193317 A CN201710193317 A CN 201710193317A CN 107240607 B CN107240607 B CN 107240607B
Authority
CN
China
Prior art keywords
individual
transistor
connection
hemt
front side
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201710193317.5A
Other languages
English (en)
Other versions
CN107240607A (zh
Inventor
S·诺尔
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Robert Bosch GmbH
Original Assignee
Robert Bosch GmbH
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Robert Bosch GmbH filed Critical Robert Bosch GmbH
Publication of CN107240607A publication Critical patent/CN107240607A/zh
Application granted granted Critical
Publication of CN107240607B publication Critical patent/CN107240607B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/778Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0605Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits made of compound material, e.g. AIIIBV
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0611Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
    • H01L27/0617Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
    • H01L27/0629Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with diodes, or resistors, or capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66431Unipolar field-effect transistors with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/2003Nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41758Source or drain electrodes for field effect devices for lateral devices with structured layout for source or drain region, i.e. the source or drain region having cellular, interdigitated or ring structure or being curved or angular

Abstract

一种HEMT,其包括多个第一单个单元和至少一个第二单个单元,第二单个单元具有第一绝缘层,第一绝缘层垂直于衬底前侧地布置并且从衬底前侧延伸至二维电子气中,从而产生具有第一栅极连接端的第一单个晶体管和具有第二栅极连接端的第二单个晶体管,第一单个晶体管和第二单个晶体管并联电连接并且具有源极连接端和漏极连接端,在漏极连接端和源极连接端之间在第二单个晶体管的区域中布置有电位接触部,电位接触部垂直于衬底前侧地布置并且从衬底前侧伸展至第二单个晶体管的二维电子气中,从而在漏极连接端和第二栅极连接端之间产生第一电阻并且在第二栅极连接端和源极连接端之间产生第二电阻,设有将电位接触部和第二栅极连接端电连接的装置。

Description

高电子迁移率晶体管和其制造方法
技术领域
本发明涉及一种高电子迁移率晶体管HEMT以及一种用于制造高电子迁移率晶体管的方法。
背景技术
基于氮化镓的横向功率晶体管HEMT不是过压稳定的,因为该HEMT的介电层,例如缓冲层和屏蔽电容,在相比HEMT所基于的半导体衬底更小的场强时便会击穿。这些晶体管不雪崩。可以用于安全地运行HEMT的最大的雪崩能量相应于以下能量的量,该能量的量可以与最大的反向电压一起存储在输出电容上。
在此,缺点是:在超过该最大的反向电压的情况下发生不可逆的介电击穿并且该HEMT被毁坏。
构件的毁坏同样在基于IGBT的构件中已知。在此,为了进行保护以防过压,使用齐纳二极管和雪崩二极管的错接(Verschaltung)。然而,对于HEMT不遵循该方案,因为齐纳二极管和雪崩二极管不能够集成到HEMT技术中。此外,在此不利的是,这些二极管不够快速,因为GaN(氮化镓)HEMT具有高的切换速度。
文献DE 10 2013 102 457 A1描述了一种用于化合物半导体场效应晶体管的过压保护的构件。该构件包含布置在化合物半导体材料中的注入区。该注入区具有空间上分布的陷阱状态
Figure BDA0001256755420000011
该陷阱状态引起注入区在阈值电压时变得导电。因此,注入区具有根据弗兰凯尔-普尔(Frenkel-Pool)原理的导电机理。通过注入外来原子来引入有能量的状态,即所谓的杂质
Figure BDA0001256755420000012
其能够实现一种类型的跳跃导电。杂质构成在通常为无状态的带隙的区域中的电子的在能量上可能的状态。通过跳跃导电,电子能够由一种杂质转入到下一种杂质。这相应于电流流动。通过外来原子的选择确定该状态的有能量的深度。借助于这些状态能够调节场强,从该场强起在场效应晶体管中产生电流流动。
在此,缺点是:能够流过所注入的复合半导体材料能够实现电流流动,从而不存在过压保护构件的长时间稳定性。
发明内容
本发明的任务是,提供一种长时间稳定的、过压安全的HEMT。
所述高电子迁移率晶体管HEMT包括多个第一单个单元和至少一个第二单个单元,其中,所述第二单个单元具有第一绝缘层。单个单元在此理解为HEMT的基本单元,该基本单元具有源极连接端、栅极连接端和漏极连接端。所述第二绝缘层垂直于衬底前侧地布置并且从所述衬底前侧延伸至二维电子气中,从而产生具有第一栅极连接端的第一单个晶体管和具有第二栅极连接端的第二单个晶体管。术语衬底前侧在此理解为衬底的一个侧,在该侧上布置有HEMT的接触部,即栅极、漏极和源极。第一单个晶体管和第二单个晶体管并联电连接并且具有源极连接端和漏极连接端。换言之,第一单个晶体管和第二单个晶体管具有共同的源极连接端或源极接触部以及共同的漏极连接端或漏极接触部。根据本发明,在所述漏极连接端和所述源极连接端之间在所述第二单个晶体管的区域中布置有电位接触部。所述电位接触部垂直于所述衬底前侧地定向并且从所述衬底前侧伸展至所述第二单个晶体管的所述二维电子气中。这意味着,所述电位接触部垂直于所述衬底前侧地布置。基于电位接触部,在所述漏极连接端和所述第二栅极连接端之间构成或产生第一电阻并且在所述第二栅极连接端和所述源极连接端之间构成或产生第二电阻。换言之,所述电位接触部构成在所述源极连接端和漏极连接端之间的分压器,其中,所述分压器通过所述电位接触部与所述第二栅极连接端电连接。这意味着,设有将所述电位接触部和所述第二栅极连接端电连接的装置。
在此优点是,由此产生的HEMT功率晶体管是过压安全的。通过分压器能够调节第二单个晶体管的栅极电压。当第二单个晶体管的栅极电压超过第二单个晶体管的阈值电压时,第二单个晶体管导通并且将过电压引出。此外,该HEMT是长时间稳定的并且可以以简单的方式将过压保护集成到HEMT工艺中。
在另一个构型中,所述装置为栅极场板。
在此有利的是,通过降低最大的场强来抑制动态的Rds-On(在导通状态下的漏源电阻)效应。
在一个扩展方案中,所述第二栅极连接端的面积与所述电位接触部的面积相应。不仅第二栅极连接端的面而且电位接触部的面平行于衬底前侧地布置或者布置在衬底前侧上。
在此有利的是,能够大面积地形成电位接触部。在此,电位接触部既不影响二维电子气也不影响漏极连接端和第二栅极连接端之间的漂移区。
在另一个构型中,所述第二栅极连接端的面积大于所述电位接触部的面积。不仅第二栅极连接端的面而且电位接触部的面都平行于衬底前侧地布置或者布置在衬底前侧上。
在此优点是,基于小的电位接触部表面,电位接触部对二维电子气的影响小。
在一个扩展方案中,所述电位接触部布置在所述第二单个晶体管的区域中的漏极连接端和所述第二栅极连接端之间。
在此有利的是,减小了该HEMT的不必要的总面积。
在另一个构型中,所述电位接触部布置在所述第二单个晶体管的区域中的源极连接端和所述第二栅极连接端之间。
在此优点是,形成了总面积的减小。
在一个扩展方案中,第二单个晶体管具有第二绝缘层,所述第二绝缘层垂直于所述衬底前侧地布置并且从所述衬底前侧延伸至所述第二单个晶体管的所述二维电子气中。
在此有利的是,所述电位接触部不影响二维电子气,因为电位接触部与所述第二栅极连接端电绝缘。
在另一个构型中,第二单个晶体管的待机电流(Stand-by-Strom)能够根据电位接触部的高度来调节。
在此有利的是,第二单个晶体管的栅极连接端在过压时能够可靠地接通。
根据本发明的用于制造HEMT的方法,所述HEMT具有多个第一单个单元,所述方法包括:在至少一个第二单个单元中产生第一绝缘层,其中,所述第一绝缘层垂直于衬底前侧地布置并且伸展至二维电子气中,从而产生具有第一栅极连接端的第一单个晶体管和具有第二栅极连接端的第二单个晶体管。在所述第二单个晶体管的区域中产生电位接触部,所述电位接触部垂直于所述衬底前侧地布置并且从所述衬底前侧伸展至所述第二单个晶体管的所述二维电子气中。所述方法还包括:在所述电位接触部和所述第二栅极连接端之间产生电连接。
在另一个构型中产生第二绝缘层,所述第二绝缘层垂直于衬底前侧地布置并且伸展至第二单个晶体管的二维电子气中。
其他优点由实施例的后续描述或由从属权利要求得出。
附图说明
接下来借助于优选的实施方式和所附的附图阐述本发明。附图示出:
图1:现有技术中的HEMT的俯视图;
图2:根据本发明的HEMT的示意性的俯视图;
图3:第二单个单元的第一构型的俯视图;
图4:第二单个单元的第二构型的俯视图;
图5:根据本发明的HEMT的等效电路图;以及
图6:用于制造根据本发明的HEMT的方法。
具体实施方式
图1示出现有技术中的HEMT 100的俯视图。该HEMT 100具有多个第一单个单元101,所述多个第一单个单元101分别构成至少一个单个晶体管。因此,该HEMT 100包括由多个单个晶体管组成的串联电路。同样地,在图1中示出该HEMT 100的源极连接端108、漏极连接端109和栅极连接端112。
图2示出根据本发明的HEMT 200的示意性俯视图。该HEMT 200具有源极连接端208、漏极连接端209和栅极连接端212、多个第一单个单元201和至少一个第二单个单元214,所述至少一个第二单个单元214具有第一绝缘层202。通过第一绝缘层202构成具有第一栅极连接端205的第一单个晶体管和具有第二栅极连接端207的第二单个晶体管。在此,第一单个晶体管和第二单个晶体管并联电连接。在第二单个晶体管的区域中布置有电位接触部213。在此,第二单个晶体管充当用于第一单个晶体管的过压保护。
图3示出第二单个单元的第一构型314。第二单个单元314具有源极连接端308和漏极连接端309。此外,该另一单个单元314具有第一绝缘层302,从而形成具有第一栅极连接端305的第一单个晶体管304和具有第二栅极连接端307的第二单个晶体管306。在此,第一单个晶体管304和第二单个晶体管306并联连接。在第二单个晶体管306的区域中布置有电位接触部313。
图4示出第二单个单元的第二构型414。在此,与图3中的附图标记的后面几位相同的附图标记的后面几位表示相同的特征。附加地,第二单个晶体管406具有第二绝缘层403,该第二绝缘层403将电位接触部413与第二栅极连接端407电绝缘。第二绝缘层406与衬底前侧成直角地布置并且延伸至第二单个晶体管406的二维电子气中。
可选地,该HEMT能够包括多个第二单个单元314和414。然而,一个这样的第二单个单元314和414对于过压保护的功能性来说是足够的。
在一个实施例中,该HEMT具有多个单个单元。这些单个单元全部并联连接,从而它们具有共同的漏极连接端、源极连接端和栅极连接端。在此,这些单个单元中的两个单个单元单独地实施。这两个单个单元通过绝缘层与另外的单个单元绝缘,其中,这两个单个单元还具有共同的漏极连接端和源极连接端。这两个单独地实施的单个单元中的第一单个单元包含另一欧姆式接触部作为电位接触部,其处于原来的基本单元的漂移区上。这两个单个单元中的第二单个单元如此实施,使得栅极连接端与第一单个单元的欧姆式接触部连接。
图5示出根据本发明的HEMT的等效电路图500。该HEMT包括具有第一栅极连接端505的第一单个晶体管504和具有第二栅极连接端507的第二单个晶体管506。第一单个晶体管504和第二单个晶体管506借助于共同的源极连接端508和共同的漏极连接端509并联电连接。该HEMT包括具有两层的异质结(Heterostruktur),所述两层具有不同大小的带隙,例如AlGaN/GaN层或者AlGaAs/GaAs,从而在有源的构件之下形成二维电子气。在此,该二维电子气在漏极连接端和源极连接端之间形成欧姆电阻。该HEMT具有电位接触部513,所述电位接触部从衬底前侧伸展至二维电子气中,从而该欧姆电阻被分成第一电阻510和第二电阻511,即构成一个分压器,该分压器调节第二单个晶体管506的栅极电压或待机电流。对于过压装置的可靠的功能性来说,待机电流必须处于栅极的导通电流之上,从而第二单个晶体管506在过压时是可使用的。这意味着,第二单个晶体管506是常通型的。在此,电位接触部513的高度调节待机电流。电位接触部513的材料包括例如钛/铝/镍/金接触部。
图6示出用于制造HEMT的方法600,该HEMT包括多个第一单个单元和至少一个第二单个单元。该方法600以步骤610开始,在该步骤中在第二单个单元中产生第一绝缘层。在此,该第一绝缘层垂直于衬底前侧地布置并且伸展至二维电子气中。由此产生具有第一栅极连接端的第一单个晶体管和具有第二栅极连接端的第二单个晶体管。在接下来的步骤630中,在第二单个晶体管的区域中产生电位接触部。所述电位接触部也垂直于衬底前侧地布置并且从衬底前侧伸展至第二单个晶体管的二维电子气中。在接下来的步骤640中,在电位接触部和第二栅极连接端之间产生电连接。
在一个实施例中,在步骤610和步骤630之间实施步骤620,在步骤620中产生第二绝缘层,该第二绝缘层垂直于衬底前侧地布置并且伸展至第二单个晶体管的二维电子气中。由此,将电位接触部与第二栅极连接端电分离。

Claims (10)

1.一种HEMT(100、500),其包括多个第一单个单元(201)和至少一个第二单个单元(214、314、414),其中,所述多个第一单个单元(201)分别构成至少一个单个晶体管,其中,所述第二单个单元(214、314、414)具有第一绝缘层(202、302、402),所述第一绝缘层垂直于衬底前侧地布置并且从所述衬底前侧延伸至二维电子气中,从而产生具有第一栅极连接端(205、305、405)的第一单个晶体管(204、304、404)和具有第二栅极连接端(207、307、407)的第二单个晶体管(206、306、406),其中,所述第一单个晶体管(204、304、404)和所述第二单个晶体管(206、306、406)并联电连接并且具有源极连接端(108、208、308、408、508)和漏极连接端(109、209、309、409、509),
其特征在于,
在所述漏极连接端(109、209、309、409、509)和所述源极连接端(108、208、308、408、508)之间在所述第二单个晶体管(206、306、406)的区域中布置有电位接触部(213、313、413),所述电位接触部垂直于所述衬底前侧地布置并且从所述衬底前侧伸展至所述第二单个晶体管(206、306、406)的所述二维电子气中,从而在所述漏极连接端(109、209、309、409、509)和所述第二栅极连接端(207、307、407)之间产生第一电阻(510)并且在所述第二栅极连接端(207、307、407)和所述源极连接端(108、208、308、408、508)之间产生第二电阻(511),其中,设有将所述电位接触部(213、313、413)和所述第二栅极连接端(207、307、407)电连接的装置。
2.根据权利要求1所述的HEMT(100、500),其特征在于,所述装置为栅极场板。
3.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述第二栅极连接端(207、307、407)的面积与所述电位接触部(213、313、413)的面积相等。
4.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述第二栅极连接端(207、307、407)的面积大于所述电位接触部(213、313、413)的面积。
5.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述电位接触部(213、313、413)在所述第二单个晶体管(206、306、406)的区域中布置在所述漏极连接端(209、309、409)和所述第二栅极连接端(207、307、407)之间。
6.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述电位接触部(213、313、413)在所述第二单个晶体管(206、306、406)的区域中布置在所述源极连接端(208、308、408)和所述第二栅极连接端(207、307、407)之间。
7.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述第二单个晶体管(206、306、406)具有第二绝缘层(403),所述第二绝缘层垂直于所述衬底前侧地布置并且从所述衬底前侧延伸至所述第二单个晶体管(206、306、406)的所述二维电子气中。
8.根据权利要求1至2中任一项所述的HEMT(100、500),其特征在于,所述第二单个晶体管(206、306、406)的待机电流能够根据所述电位接触部(213、313、413)的高度来调节。
9.一种用于制造HEMT的方法(600),所述HEMT包括多个第一单个单元,所述多个第一单个单元分别构成至少一个单个晶体管,所述方法具有以下步骤:
在至少一个第二单个单元中产生(610)第一绝缘层,其中,所述第一绝缘层垂直于衬底前侧地布置并且伸展至二维电子气中,从而产生具有第一栅极连接端的第一单个晶体管和具有第二栅极连接端的第二单个晶体管;
在所述第二单个晶体管的区域中产生(630)电位接触部,其中,所述电位接触部垂直于所述衬底前侧地布置并且从所述衬底前侧伸展至所述第二单个晶体管的所述二维电子气中;以及
在所述电位接触部和所述第二栅极连接端之间产生电连接(640)。
10.根据权利要求9所述的用于制造HEMT的方法(600),其特征在于,产生第二绝缘层,所述第二绝缘层垂直于所述衬底前侧地布置并且伸展至所述第二单个晶体管的所述二维电子气中。
CN201710193317.5A 2016-03-29 2017-03-28 高电子迁移率晶体管和其制造方法 Active CN107240607B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE102016205079.6 2016-03-29
DE102016205079.6A DE102016205079B4 (de) 2016-03-29 2016-03-29 High-electron-mobility Transistor

Publications (2)

Publication Number Publication Date
CN107240607A CN107240607A (zh) 2017-10-10
CN107240607B true CN107240607B (zh) 2022-03-01

Family

ID=59885690

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201710193317.5A Active CN107240607B (zh) 2016-03-29 2017-03-28 高电子迁移率晶体管和其制造方法

Country Status (3)

Country Link
CN (1) CN107240607B (zh)
DE (1) DE102016205079B4 (zh)
TW (1) TWI735556B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102018218704A1 (de) 2018-10-31 2020-04-30 Robert Bosch Gmbh Isolierschicht-Feldeffekttransistor
CN109671776A (zh) * 2018-12-24 2019-04-23 广东省半导体产业技术研究院 半导体器件及其制造方法
CN115172366A (zh) * 2022-09-05 2022-10-11 晶通半导体(深圳)有限公司 一种单片集成分压器的氮化镓器件

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102237404A (zh) * 2010-05-04 2011-11-09 三星电子株式会社 高电子迁移率晶体管及其制造方法
CN102857202A (zh) * 2012-09-28 2013-01-02 中国科学院苏州纳米技术与纳米仿生研究所 含双栅增强型hemt器件的集成系统
CN104134659A (zh) * 2013-05-03 2014-11-05 德克萨斯仪器股份有限公司 能够进行雪崩能量处理的iii族氮化物晶体管

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7550781B2 (en) * 2004-02-12 2009-06-23 International Rectifier Corporation Integrated III-nitride power devices
JP5564791B2 (ja) * 2008-12-26 2014-08-06 富士通株式会社 化合物半導体装置及びその製造方法
JP5424128B2 (ja) * 2010-11-09 2014-02-26 次世代パワーデバイス技術研究組合 保護素子およびそれを備えた半導体装置
JP5694020B2 (ja) * 2011-03-18 2015-04-01 トランスフォーム・ジャパン株式会社 トランジスタ回路
JP5979530B2 (ja) * 2011-10-26 2016-08-24 住友電工デバイス・イノベーション株式会社 半導体装置の製造方法
US10290614B2 (en) * 2011-12-19 2019-05-14 Intel Corporation Group III-N transistors for system on chip (SOC) architecture integrating power management and radio frequency circuits
US20130240894A1 (en) 2012-03-13 2013-09-19 Hans Joachim Würfl Overvoltage Protection Device for Compound Semiconductor Field Effect Transistors
JP5985337B2 (ja) * 2012-09-28 2016-09-06 ルネサスエレクトロニクス株式会社 半導体装置およびその製造方法
FR2998713B1 (fr) * 2012-11-26 2015-01-16 Commissariat Energie Atomique Transistor bidirectionnel en courant a haute mobilite electronique optimise
US8946779B2 (en) * 2013-02-26 2015-02-03 Freescale Semiconductor, Inc. MISHFET and Schottky device integration
FR3017995A1 (fr) * 2014-02-27 2015-08-28 Commissariat Energie Atomique Dispositif electronique a transistor hemt polarise en inverse
US9666708B2 (en) * 2014-03-26 2017-05-30 Intel Corporation III-N transistors with enhanced breakdown voltage

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102237404A (zh) * 2010-05-04 2011-11-09 三星电子株式会社 高电子迁移率晶体管及其制造方法
CN102857202A (zh) * 2012-09-28 2013-01-02 中国科学院苏州纳米技术与纳米仿生研究所 含双栅增强型hemt器件的集成系统
CN104134659A (zh) * 2013-05-03 2014-11-05 德克萨斯仪器股份有限公司 能够进行雪崩能量处理的iii族氮化物晶体管

Also Published As

Publication number Publication date
DE102016205079B4 (de) 2021-07-01
TW201803117A (zh) 2018-01-16
TWI735556B (zh) 2021-08-11
DE102016205079A1 (de) 2017-10-05
CN107240607A (zh) 2017-10-10

Similar Documents

Publication Publication Date Title
US20200212180A1 (en) Iii-nitride devices including a graded depleting layer
US9147760B2 (en) Transistors with isolation regions
US8766275B2 (en) Composite semiconductor device
TWI540700B (zh) 半導體組成件及其製造方法
US20140346570A1 (en) Semiconductor device
JP6413104B2 (ja) サージ保護素子
US9035318B2 (en) Avalanche energy handling capable III-nitride transistors
EP3447917A1 (en) Bidirectional switch with passive electrical network for substrate potential stabilization
US20090167411A1 (en) Normally-off electronic switching device
JP2020053585A (ja) 窒化物半導体装置及びその製造方法
CN107240607B (zh) 高电子迁移率晶体管和其制造方法
CN106024857B (zh) 具有沟道截断环的半导体器件及生产其的方法
US10050108B2 (en) Semiconductor device
US9305917B1 (en) High electron mobility transistor with RC network integrated into gate structure
DE102016101909A1 (de) Schaltkreis und Halbleiterbauelement
US9252253B2 (en) High electron mobility transistor
US20170033098A1 (en) GaN-BASED SCHOTTKY DIODE RECTIFIER
CN103311240A (zh) 用于化合物半导体场效应晶体管的过电压保护器件
JP2008258261A (ja) 半導体装置
CN113161345A (zh) 一种新型的GaN基ESD防护电路
WO2020017437A1 (ja) 窒化物半導体装置
US11227949B2 (en) Power semiconductor devices with low specific on-resistance
JP5424128B2 (ja) 保護素子およびそれを備えた半導体装置
US20170294434A1 (en) Method and system for a semiconductor device with integrated transient voltage suppression
US20170069623A1 (en) Semiconductor device

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant