CN107195635A - 薄膜晶体管阵列基板及其制备方法 - Google Patents

薄膜晶体管阵列基板及其制备方法 Download PDF

Info

Publication number
CN107195635A
CN107195635A CN201710335301.3A CN201710335301A CN107195635A CN 107195635 A CN107195635 A CN 107195635A CN 201710335301 A CN201710335301 A CN 201710335301A CN 107195635 A CN107195635 A CN 107195635A
Authority
CN
China
Prior art keywords
photoresistance
layer
film transistor
photoresist layer
insulating barrier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201710335301.3A
Other languages
English (en)
Other versions
CN107195635B (zh
Inventor
宋利旺
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen China Star Optoelectronics Semiconductor Display Technology Co Ltd
Original Assignee
Shenzhen China Star Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shenzhen China Star Optoelectronics Technology Co Ltd filed Critical Shenzhen China Star Optoelectronics Technology Co Ltd
Priority to CN201710335301.3A priority Critical patent/CN107195635B/zh
Publication of CN107195635A publication Critical patent/CN107195635A/zh
Application granted granted Critical
Publication of CN107195635B publication Critical patent/CN107195635B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136277Active matrix addressed cells formed on a semiconductor substrate, e.g. of silicon
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136286Wiring, e.g. gate line, drain line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/127Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement

Abstract

本发明提供一种薄膜晶体管阵列基板及其制备方法,方法包括:提供衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层;在绝缘层上涂布光阻层;对光阻层进行曝光,使光阻层图案化,在欲形成像素电极的对应位置暴露绝缘层,并且形成分布在暴露的绝缘层周缘的第一光阻区域及分布在第一光阻区域外围的第二光阻区域,第一光阻区域光阻层的厚度小于第二光阻区域光阻层的厚度;通过蚀刻制程移除暴露的绝缘层,形成过孔,暴露出漏极,第一光阻区域对应过孔上方边缘;对光阻层进行灰化处理,去除第一光阻区域,暴露出过孔侧壁,保留部分第二光阻区域;在过孔中形成像素电极,像素电极覆盖过孔侧壁,形成薄膜晶体管阵列基板。

Description

薄膜晶体管阵列基板及其制备方法
技术领域
本发明涉及液晶显示器制备领域,尤其涉及一种薄膜晶体管阵列基板及其制备方法。
背景技术
信息社会,平板显示无处不在,无论是电视、电脑、智能手机等,都离不开液晶显示面板的支撑。人们对显示设备的需求不断增长,因而也推动了液晶显示面板行业的快速发展,液晶面板的产量不断提升,对产品的品质及良率也有了更高的要求,提升产品质、降低不良率、节约成本成为液晶面板行业共同努力的目标。
目前液晶显示面板上常规的制备透明薄膜电极的方法为剥离工艺(Lift off)。例如,现有的薄膜晶体管的制备工艺流程为:参见图1A所示,在衬底基板10上依次形成栅极11、栅极绝缘层12、有源层13、欧姆接触层14、源/漏极15及绝缘层16;参见图1B所示,在所述绝缘层16上形成光阻层17,蚀刻所述绝缘层16,形成过孔18;参见图1C,沉积透明导电薄膜后去除光阻层17及其上沉积的透明导电薄膜,在过孔18中形成像素电极19。
现有的剥离工艺的缺点在于,在剥离制程中采用正常过孔设计,透明导电薄膜(ITO)并不能够完全覆盖过孔,如图1C所示,过孔位置电性连接处漏极的金属部分裸露,后续制程中可能造成金属腐蚀,导致接触电阻增大,形成暗点或暗线,增加产品缺陷,降低产品品质和可靠性。
发明内容
本发明所要解决的技术问题是,提供一种薄膜晶体管阵列基板及其制备方法,其能够使像素电极完全覆盖过孔位置电性连接处的金属,克服金属裸露带来的问题。
为了解决上述问题,本发明提供了一种薄膜晶体管阵列基板的制备方法,包括如下步骤:提供一衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层;在所述绝缘层上涂布光阻层;对该光阻层进行曝光,使该光阻层图案化,在欲形成像素电极的对应位置暴露出绝缘层,并且形成分布在暴露的绝缘层周缘的第一光阻区域及分布在第一光阻区域外围的第二光阻区域,所述第一光阻区域的光阻层的厚度小于所述第二光阻区域的光阻层的厚度;通过蚀刻制程移除暴露的绝缘层,形成过孔,暴露出漏极,所述第一光阻区域对应过孔上方边缘;对光阻层进行灰化处理,去除所述第一光阻区域,暴露出所述过孔侧壁,保留部分第二光阻区域;在所述过孔中形成像素电极,所述像素电极覆盖所述过孔侧壁,形成薄膜晶体管阵列基板。
进一步,所述第一光阻区域朝向过孔的边缘与所述过孔的边缘齐平。
进一步,所述第一光阻区域朝向过孔的边缘突出于所述过孔的边缘。
进一步,在图案化光阻层的步骤中,采用灰阶色调光罩图案化所述光阻层。
进一步,在图案化光阻层的步骤中,采用半色调光罩图案化所述光阻层。
本发明还提供一种薄膜晶体管阵列基板,包括衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层,所述绝缘层具有一过孔,所述过孔暴露出所述漏极,像素电极设置在所述过孔中,且所述像素电极覆盖所述过孔侧壁。
进一步,所述像素电极延伸至所述过孔边缘且覆盖部分绝缘层表面。
本发明的优点在于,在过孔处设置与其他位置不同厚度的光阻层,减薄过孔处光阻层厚度,干刻形成过孔后,利用氧气灰化光阻层,使得过孔处的光刻胶被去除,暴露出过孔的侧壁,进行后续工艺中可实现ITO全覆盖电气连接处金属。
附图说明
图1A~图1C是现有的薄膜晶体管的制备工艺流程。
图2是本发明薄膜晶体管阵列基板制备方法的步骤示意图;
图3A~图3J是本发明薄膜晶体管阵列基板制备方法的工艺流程图;
图4A及图4B是过孔处的光罩示意图。
具体实施方式
下面结合附图对本发明提供的薄膜晶体管阵列基板及其制备方法的具体实施方式做详细说明。
本发明提供一种薄膜晶体管阵列基板的制备方法,参见图2,所述方法包括如下步骤:步骤S200、提供一衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层;步骤S201、在所述绝缘层上涂布光阻层;步骤S202、对该光阻层进行曝光,使该光阻层图案化,在欲形成像素电极的对应位置暴露出绝缘层,并且形成分布在暴露的绝缘层周缘的第一光阻区域及分布在第一光阻区域外围的第二光阻区域,所述第一光阻区域的光阻层的厚度小于所述第二光阻区域的光阻层的厚度;步骤S203、通过蚀刻制程移除暴露的绝缘层,形成过孔,暴露出漏极,所述第一光阻区域对应过孔上方边缘;步骤S204、对光阻层进行灰化处理,去除所述第一光阻区域,暴露出所述过孔侧壁,保留部分第二光阻区域;步骤S205、在所述过孔中形成像素电极,所述像素电极覆盖所述过孔侧壁,形成薄膜晶体管阵列基板。
图3A~图3J是本发明薄膜晶体管阵列基板的制备方法的工艺流程图。
步骤S200,提供一衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层。
具体制备过程如下:
如图3A所示,提供一衬底基板300,在衬底基板300上形成第一金属层301。所述衬底基板300可以为透明基板,优选为玻璃基板。进一步,在本具体实施方式中,可采用金属沉积的方法形成第一金属层301。
如图3B所示,采用第一道光罩制程对所述第一金属层301进行图案化处理,并蚀刻去除未被光阻覆盖的第一金属层301,形成栅极302。在本具体实施方式中,形成所述栅极的方法具体是在所述第一金属层301上形成第一光阻层(附图中未标示),通过第一道光罩制程对所述第一光阻层进行灰阶曝光,使所述第一光阻层图案化,通过蚀刻制程移除未被所述第一光阻层覆盖的第一金属层,去除所述第一光阻层,从而形成栅极302。
参见图3C所示,在所述栅极302及未被所述栅极302覆盖的衬底基板300上依次形成栅极绝缘层303、有源层基层304、欧姆接触层基层305及第二金属层306。在本具体实施方式中,用CVD成膜的方法在所述栅极302及未被所述栅极302覆盖的衬底基板300上覆盖上SiNx作为栅极绝缘层303,继续连续沉积a-Si:H和N+layer分别作为有源层基层304和欧姆接触层基层305,并在所述欧姆接触层基层305上沉积第二金属层306。
参见图3D所示,在所述第二金属层306表面形成半灰阶光罩光阻图形(附图中未标示),采用第二道光罩制程对所述有源层基层304、欧姆接触层基层305及第二金属层306进行图案化处理,并采用交替采用两次湿法蚀刻及干法蚀刻去除未被所述半灰阶光罩光阻覆盖的区域,形成与所述栅极对应的有源层308、欧姆接触层309及源/漏极310。在本具体实施方式中,在所述第二金属层306表面形成半灰阶光罩光阻图形(HTM光罩光阻图形),采用第二道光罩制程对所述有源层基层304、欧姆接触层基层305及第二金属层306进行图案化处理,并依次进行第一次湿法蚀刻、第一次干法蚀刻、第二次湿法蚀刻及第二次干法蚀刻去除未被所述半灰阶光罩光阻覆盖的区域,形成与所述栅极对应的有源层308、欧姆接触层309及源/漏极310。
参见图3E所示,在所述源/漏极310上及未被所述源/漏极310覆盖的衬底基板300上形成绝缘层311。在本具体实施方式中,采用CVD方法沉积所述绝缘层311。
步骤S201、参见图3F所示,在所述绝缘层311上涂布光阻层312。所述光阻层312的材料及涂布方法为本领域常规材料及方法,本领域技术人员可从现有技术中获取。
步骤S202、参见图3G,对该光阻层312进行曝光,使该光阻层312图案化,在欲形成像素电极的对应位置暴露出绝缘层311,并且形成分布在暴露的绝缘层311周缘的第一光阻区域313及分布在第一光阻区域313外围的第二光阻区域314。所述第一光阻区域313的光阻层的厚度小于所述第二光阻区域314的光阻层的厚度。在本具体实施方式中,所述第一光阻区域313的范围很小,其主要覆盖后续形成的过孔上方的边缘,以在后续制程中能够被去除,暴露出过孔的侧壁。进一步,在该步骤中,采用灰阶色调光罩(GTM)或者采用半色调光罩(HTM)图案化所述光阻层图案化所述光阻层,其中图4A及图4B显示了在过孔处的光罩设计示意图。
步骤S203、参见图3H,通过蚀刻制程移除暴露的绝缘层311,形成过孔315,暴露出漏极310,所述第一光阻区域313对应过孔315上方边缘。所述第一光阻区域朝向过孔315的边缘与所述过孔315的边缘齐平,或者所述第一光阻区域朝向过孔315的边缘突出于所述过孔315的边缘,如图3H所示情况。
步骤S204、参见图3I,对光阻层进行灰化处理,去除所述第一光阻区域313,暴露出所述过孔315侧壁,保留部分第二光阻区域314。此步骤之后,过孔315被完全暴露,其侧壁也没有被光阻层遮挡。
步骤S205、参见图3J,在所述过孔315中形成像素电极316,所述像素电极316覆盖所述过孔315侧壁,形成薄膜晶体管阵列基板。该步骤的具体过程为:步骤S204之后,沉积透明导电薄膜;去除第二光阻区域314及覆盖在其上的透明导电薄膜,形成像素电极。
参见图3J,本发明还提供一种薄膜晶体管阵列基板。所述薄膜晶体管阵列基板包括衬底基板300,在衬底基板300上依次形成栅极302、栅极绝缘层303、有源层308、欧姆接触层309、源/漏极310及绝缘层311,所述绝缘层311具有一过孔315,所述过孔315暴露出所述漏极,像素电极316设置在所述过孔315中,且所述像素电极316覆盖所述过孔315侧壁。优选地,所述像素电极316延伸至所述过孔315边缘且覆盖部分绝缘层311表面。
以上所述仅是本发明的优选实施方式,应当指出,对于本技术领域的普通技术人员,在不脱离本发明原理的前提下,还可以做出若干改进和润饰,这些改进和润饰也应视为本发明的保护范围。

Claims (7)

1.一种薄膜晶体管阵列基板的制备方法,其特征在于,包括如下步骤:
提供一衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层;
在所述绝缘层上涂布光阻层;
对该光阻层进行曝光,使该光阻层图案化,在欲形成像素电极的对应位置暴露出绝缘层,并且形成分布在暴露的绝缘层周缘的第一光阻区域及分布在第一光阻区域外围的第二光阻区域,所述第一光阻区域的光阻层的厚度小于所述第二光阻区域的光阻层的厚度;
通过蚀刻制程移除暴露的绝缘层,形成过孔,暴露出漏极,所述第一光阻区域对应过孔上方边缘;
对光阻层进行灰化处理,去除所述第一光阻区域,暴露出所述过孔侧壁,保留部分第二光阻区域;
在所述过孔中形成像素电极,所述像素电极覆盖所述过孔侧壁,形成薄膜晶体管阵列基板。
2.根据权利要求1所述的薄膜晶体管阵列基板的制备方法,其特征在于,所述第一光阻区域朝向过孔的边缘与所述过孔的边缘齐平。
3.根据权利要求1所述的薄膜晶体管的制备方法,其特征在于,所述第一光阻区域朝向过孔的边缘突出于所述过孔的边缘。
4.根据权利要求1所述的薄膜晶体管阵列基板的制备方法,其特征在于,在图案化光阻层的步骤中,采用灰阶色调光罩图案化所述光阻层。
5.根据权利要求1所述的薄膜晶体管阵列基板的制备方法,其特征在于,在图案化光阻层的步骤中,采用半色调光罩图案化所述光阻层。
6.一种薄膜晶体管阵列基板,其特征在于,包括衬底基板,在衬底基板上依次形成栅极、栅极绝缘层、有源层、欧姆接触层、源/漏极及绝缘层,所述绝缘层具有一过孔,所述过孔暴露出所述漏极,像素电极设置在所述过孔中,且所述像素电极覆盖所述过孔侧壁。
7.根据权利要求6所述的薄膜晶体管阵列基板,其特征在于,所述像素电极延伸至所述过孔边缘且覆盖部分绝缘层表面。
CN201710335301.3A 2017-05-12 2017-05-12 薄膜晶体管阵列基板及其制备方法 Active CN107195635B (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201710335301.3A CN107195635B (zh) 2017-05-12 2017-05-12 薄膜晶体管阵列基板及其制备方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201710335301.3A CN107195635B (zh) 2017-05-12 2017-05-12 薄膜晶体管阵列基板及其制备方法

Publications (2)

Publication Number Publication Date
CN107195635A true CN107195635A (zh) 2017-09-22
CN107195635B CN107195635B (zh) 2020-05-12

Family

ID=59873336

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201710335301.3A Active CN107195635B (zh) 2017-05-12 2017-05-12 薄膜晶体管阵列基板及其制备方法

Country Status (1)

Country Link
CN (1) CN107195635B (zh)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111477638A (zh) * 2020-04-28 2020-07-31 Tcl华星光电技术有限公司 阵列基板及其制造方法、显示装置
CN111725240A (zh) * 2020-06-10 2020-09-29 武汉华星光电半导体显示技术有限公司 薄膜晶体管电极及其制造方法、显示装置
CN111740721A (zh) * 2020-01-20 2020-10-02 中芯集成电路制造(绍兴)有限公司 半导体器件及其形成方法
CN111952250A (zh) * 2020-08-10 2020-11-17 昆山龙腾光电股份有限公司 阵列基板的制作方法及阵列基板
CN112838052A (zh) * 2021-02-24 2021-05-25 昆山龙腾光电股份有限公司 薄膜晶体管阵列基板及其制作方法

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1605918A (zh) * 2003-10-11 2005-04-13 Lg.菲利浦Lcd株式会社 薄膜晶体管阵列基板及其制造方法
CN101614917A (zh) * 2008-06-25 2009-12-30 北京京东方光电科技有限公司 Tft-lcd阵列基板及其制造方法
CN102160184A (zh) * 2008-09-19 2011-08-17 株式会社半导体能源研究所 显示装置
CN103311126A (zh) * 2012-03-08 2013-09-18 三星显示有限公司 制造薄膜晶体管的方法、制造显示基板的方法及显示基板
CN104103583A (zh) * 2014-06-24 2014-10-15 京东方科技集团股份有限公司 阵列基板及其制作方法和显示面板
US9576989B2 (en) * 2013-02-01 2017-02-21 Boe Technology Group Co., Ltd. Array substrate and the method for making the same, and display device

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1605918A (zh) * 2003-10-11 2005-04-13 Lg.菲利浦Lcd株式会社 薄膜晶体管阵列基板及其制造方法
CN101614917A (zh) * 2008-06-25 2009-12-30 北京京东方光电科技有限公司 Tft-lcd阵列基板及其制造方法
CN102160184A (zh) * 2008-09-19 2011-08-17 株式会社半导体能源研究所 显示装置
CN103311126A (zh) * 2012-03-08 2013-09-18 三星显示有限公司 制造薄膜晶体管的方法、制造显示基板的方法及显示基板
US9576989B2 (en) * 2013-02-01 2017-02-21 Boe Technology Group Co., Ltd. Array substrate and the method for making the same, and display device
CN104103583A (zh) * 2014-06-24 2014-10-15 京东方科技集团股份有限公司 阵列基板及其制作方法和显示面板

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111740721A (zh) * 2020-01-20 2020-10-02 中芯集成电路制造(绍兴)有限公司 半导体器件及其形成方法
CN111740721B (zh) * 2020-01-20 2023-07-07 绍兴中芯集成电路制造股份有限公司 半导体器件及其形成方法
CN111477638A (zh) * 2020-04-28 2020-07-31 Tcl华星光电技术有限公司 阵列基板及其制造方法、显示装置
CN111477638B (zh) * 2020-04-28 2023-10-17 Tcl华星光电技术有限公司 阵列基板及其制造方法、显示装置
CN111725240A (zh) * 2020-06-10 2020-09-29 武汉华星光电半导体显示技术有限公司 薄膜晶体管电极及其制造方法、显示装置
CN111952250A (zh) * 2020-08-10 2020-11-17 昆山龙腾光电股份有限公司 阵列基板的制作方法及阵列基板
CN111952250B (zh) * 2020-08-10 2023-08-29 昆山龙腾光电股份有限公司 阵列基板的制作方法及阵列基板
CN112838052A (zh) * 2021-02-24 2021-05-25 昆山龙腾光电股份有限公司 薄膜晶体管阵列基板及其制作方法
CN112838052B (zh) * 2021-02-24 2024-03-12 昆山龙腾光电股份有限公司 薄膜晶体管阵列基板及其制作方法

Also Published As

Publication number Publication date
CN107195635B (zh) 2020-05-12

Similar Documents

Publication Publication Date Title
CN107195635A (zh) 薄膜晶体管阵列基板及其制备方法
CN105161505B (zh) 一种阵列基板及其制作方法、显示面板
CN100388104C (zh) 薄膜晶体管阵列基板及其制造方法
CN104360557B (zh) 阵列基板及其制造方法,以及显示装置
CN106783876B (zh) Coa基板的制作方法及coa基板
CN103560110B (zh) 一种阵列基板及其制备方法、显示装置
CN105161495B (zh) 一种阵列基板及其制作方法、显示面板
CN103149760A (zh) 薄膜晶体管阵列基板、制造方法及显示装置
CN107230661A (zh) 一种阵列基板及其制备方法、显示装置
CN102842601B (zh) 一种阵列基板及其制作方法
CN104157613B (zh) 一种阵列基板的制备方法
CN103227148B (zh) 一种阵列基板制备方法及阵列基板和显示装置
CN102496625A (zh) 薄膜晶体管、画素结构及其制造方法
CN104133313A (zh) 阵列基板及其制备方法、液晶显示装置
CN107768386A (zh) Tft阵列基板及其制作方法以及液晶显示面板
CN100368917C (zh) 液晶显示器的阵列基板及其制造方法
CN107359138A (zh) 一种金属线、阵列基板的制作方法及阵列基板
CN102629588B (zh) 阵列基板的制造方法
CN101236932A (zh) 薄膜晶体管阵列基板的制造方法
CN108538859A (zh) 阵列基板的制作方法
CN105448936B (zh) 一种阵列基板及其制作方法、显示装置
CN104617049B (zh) 一种阵列基板及其制作方法、显示装置
CN102723310B (zh) 一种阵列基板的制作方法、阵列基板和液晶显示装置
CN102723309A (zh) 一种阵列基板及其制造方法和显示装置
CN104393020B (zh) 一种阵列基板及其制备方法、显示装置

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
TA01 Transfer of patent application right
TA01 Transfer of patent application right

Effective date of registration: 20171027

Address after: 518132 No. 9-2 Ming Avenue, Gongming street, Guangming District, Guangdong, Shenzhen

Applicant after: Shenzhen Huaxing photoelectric semiconductor display technology Co., Ltd.

Address before: 518132 9-2, Guangming Road, Guangming New District, Guangdong, Shenzhen

Applicant before: Shenzhen Huaxing Optoelectronic Technology Co., Ltd.

GR01 Patent grant
GR01 Patent grant