CN103985668B - 铜互连的制备方法 - Google Patents

铜互连的制备方法 Download PDF

Info

Publication number
CN103985668B
CN103985668B CN201410200924.6A CN201410200924A CN103985668B CN 103985668 B CN103985668 B CN 103985668B CN 201410200924 A CN201410200924 A CN 201410200924A CN 103985668 B CN103985668 B CN 103985668B
Authority
CN
China
Prior art keywords
copper
layer
barrier layer
groove
hole
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201410200924.6A
Other languages
English (en)
Other versions
CN103985668A (zh
Inventor
钟旻
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shanghai IC R&D Center Co Ltd
Original Assignee
Shanghai Integrated Circuit Research and Development Center Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shanghai Integrated Circuit Research and Development Center Co Ltd filed Critical Shanghai Integrated Circuit Research and Development Center Co Ltd
Priority to CN201410200924.6A priority Critical patent/CN103985668B/zh
Priority to US14/759,928 priority patent/US10008391B2/en
Priority to PCT/CN2014/084098 priority patent/WO2015172442A1/zh
Publication of CN103985668A publication Critical patent/CN103985668A/zh
Application granted granted Critical
Publication of CN103985668B publication Critical patent/CN103985668B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32115Planarisation
    • H01L21/3212Planarisation by chemical mechanical polishing [CMP]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/7684Smoothing; Planarisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76846Layer combinations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76861Post-treatment or after-treatment not introducing additional chemical elements into the layer
    • H01L21/76864Thermal treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76867Barrier, adhesion or liner layers characterized by methods of formation other than PVD, CVD or deposition from a liquids
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/76883Post-treatment or after-treatment of the conductive material

Abstract

本发明公开了一种铜互连的制备方法,属于半导体技术领域。其包括:在晶圆的上表面设置介质层,并对所述介质层进行处理形成通孔和/或沟槽,并在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层,并对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。本发明缓解或者避免了铜导线有效厚度的降低,以及器件可靠性的下降。

Description

铜互连的制备方法
技术领域
本发明属于半导体技术领域,具体地说,涉及一种铜互连的制备方法。
背景技术
铜互连技术是指在半导体集成电路互连层的制作中采用铜金属材料取代传统铝金属互连材料的新型半导体制造工艺。由于采用铜互连线可以降低互连层的厚度,使得互连层间的分布电容降低,从而使得频率提高成为可能。但是,随着晶片尺寸越来越大,工艺技术代越来越小,集成度越来越高,对器件的可靠性要求越发严格,对现有铜互连工艺也提出了更高的要求。
图1为现有技术中铜互连的制备方法的流程图;如图1所示,其包括:
S101、在晶圆的上表面沉积低k值介质层;
图2为步骤S101处理之后的半成品结构示意图;如图2所示,晶圆101的上表面沉积有低k值介质层102。
S102、采用光刻和刻蚀工艺在介质层上形成通孔或沟槽。
图3为步骤S102处理之后的半成品结构示意图;如图3所示,采用光刻和刻蚀工艺在介质层102上形成了通孔或沟槽103,该通孔或沟槽103用于在后续工艺中形成铜导线。
S103、采用物理气相沉积工艺沉积铜的阻挡层和铜籽晶层。
图4为步骤S103处理之后的半成品结构示意图;如图4所示,采用物理气相沉积工艺(physical vapor deposition,简称PVD)沉积了铜的阻挡层104和铜籽晶层105。
S104、采用电化学电镀工艺沉积铜互连层。
图5为步骤S104处理之后的半成品结构示意图;如图5所示,采用电化学电镀(Electrochemical Polymerization,ECP)工艺沉积了铜互连层106。
S105、对铜进行退火,形成铜互连层。
图6为步骤S105处理之后的半成品结构示意图;如图6所示,对铜进行退火形成了铜互连层107。
S106、用化学机械抛光将铜互连层抛光至介质层表面,形成铜导线。
图7为步骤S106处理之后的半成品结构示意图;如图7所示,采用化学机械抛光(chemical mechanical planarization,CMP)将铜互连层抛光至介质层102表面,形成铜导线108。
在上述图1所示的铜互连的制备方法中,在步骤S104铜电镀时,由于晶片上各区域的图形密度、大小不同,导致铜电镀的铜厚度不同,比如在图形尺寸较小、密度较高的区域铜层会更厚,即出现过电镀现象。在后续步骤S106的铜抛光处理中,一方面由于抛光前表面形貌不同,在不同区域的抛光压力会有所差异;另一方面由于采用远高于阻挡层和介质层的抛光速率的选择性的抛光液,晶片上图形密度的差异会影响抛光后的表面质量,如图形尺寸较大的区域或图形密度高的区域有腐蚀坑109,在某些区域有铜残留110。因此,由于腐蚀坑109和铜残留110的存在,降低了铜互连中铜的有效厚度和器件的可靠性。
从改善传统铜互连中的铜表面形貌解决图1所示铜互连工艺中存在的缺陷,中国公开专利CN102856249A公开了一种解决方案,采用了沉积薄膜热回流的方法,即在铜电镀后沉积一层薄膜进行热回流来消除铜电镀晶片上由于图形密度不同造成的铜厚度不同。但是这种方法有两种缺陷:
1)热回流的高温会导致低k值的介质材料性质不稳定,造成40nm以下工艺代铜互连器件性能的降低;
2)在铜互连中引入新的材料,对工艺的稳定性带来风险。
另外一篇中国公开专利CN102222638A公开了另外一种解决方案,在第一步铜抛光到介质层后沉积硅化物,然后再第二步抛光来解决铜残留的问题。但是,该方案由于硅化物沉积的高温和氧气的影响,容易导致表面暴露的铜被氧化,铜导线的电阻率升高,导致器件性能降低。
综上,现有技术中并没有提供一通铜互连的制备方法,以有效消除铜电镀和/或铜抛光过程中图形密度造成的表面缺陷如腐蚀坑、铜残留,改善铜的有效厚度和器件性能。
发明内容
本发明所要解决的技术问题是提供一种铜互连的制备方法,用以有效避免铜电镀和/或铜抛光过程中图形密度造成的表面缺陷如腐蚀坑、铜残留,改善铜的有效厚度和器件性能。
为了解决上述技术问题,本发明提供了一种铜互连的制备方法,其包括:
在晶圆的上表面设置介质层,并对所述介质层进行处理形成通孔和/或沟槽,并在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;
在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层,并对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;
通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。
优选地,在本发明的一实施例中,所述对所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层包括:
使用高选择比的抛光液并依据终点检测方法,快速地去除阻挡层表面的体铜;
使用低压力抛光对所述通孔和/或沟槽中沉积铜材料进行抛光处理,依据终点检测方法以及低压力检测方法使抛光停止于所述阻挡层。
优选地,在本发明的一实施例中,所述通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层之前,所述在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层,并对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理之后,包括:
在所述阻挡层上表面以及位于所述通孔和/或沟槽的铜互连层上表面沉积铜并对其进行退火处理形成修复层。
优选地,在本发明的一实施例中,所述通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层还包括:去除所述修复层中的铜。
优选地,在本发明的一实施例中,在所述阻挡层上表面以及位于所述通孔和/或沟槽的铜互连层上表面沉积铜并对其进行退火处理时,采用的气氛为H2、N2或其混合物,温度在100℃-150℃,时间在60秒-400秒。
优选地,在本发明的一实施例中,所述通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层包括:采用软的抛光垫和低选择比的抛光液,平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层。
优选地,在本发明的一实施例中,所述介质层的材料包括黑钻石系列或SiLK系列,相对介电常数的值为2.2-3.0。
优选地,在本发明的一实施例中,所述阻挡层的材料包括Ta、TaN、Ru、Co或Mn,以及其氧化物、氮氧化物。
优选地,在本发明的一实施例中,在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层时,采用的气氛为H2、N2或其混合物,温度在100℃-200℃,时间在30秒-200秒。
与现有的方案相比,达到如下技术效果:由于在铜互连层进行分步抛光,相对于现有技术来说,避免了铜残留,有效避免了铜电镀和/或铜抛光过程中图形密度造成的表面缺陷;在一优选实施例中,在分步抛光的基础上,再增加了修复层,填充了腐蚀坑,进一步有效避免了铜电镀和/或铜抛光过程中图形密度造成的表面缺陷。从而最终缓解或者避免了铜导线有效厚度的降低,以及器件可靠性的下降。
附图说明
图1为现有技术中铜互连的制备方法的流程图;
图2为步骤S101处理之后的半成品结构示意图;
图3为步骤S102处理之后的半成品结构示意图;
图4为步骤S103处理之后的半成品结构示意图;
图5为步骤S104处理之后的半成品结构示意图;
图6为步骤S105处理之后的半成品结构示意图;
图7为步骤S106处理之后的半成品结构示意图;
图8为本发明实施例一铜互连的制备方法的流程示意图;
图9为步骤S801处理之后的半成品结构示意图;
图10为步骤S802处理之后的半成品结构示意图;
图11为步骤S803处理之后的半成品结构示意图;
图12为步骤S804处理之后的半成品结构示意图;
图13为步骤S805处理之后的半成品结构示意图;
图14为步骤S806处理之后的半成品结构示意图;
图15为步骤S807处理之后的半成品结构示意图;
图16为本发明实施例二铜互连的制备方法的流程示意图;
图17、图18分别为步骤S907中修复层退火处理前后的半成品结构示意图。
具体实施方式
以下将配合图式及实施例来详细说明本发明的实施方式,藉此对本发明如何应用技术手段来解决技术问题并达成技术功效的实现过程能充分理解并据以实施。
本发明的核心思想之一:
本发明下述实施例提供了一种铜互连的制备方法,其核心思想包括:
在晶圆的上表面设置介质层,并对所述介质层进行处理形成通孔和/或沟槽,并在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;
在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层,并对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;
通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。
下述实施例中,以12英寸40nm铜互连制备方法为例,对本发明的上述核心思想做一简要说明。需要说明的是,根据具体的半导体工艺代,下述实施例中描述的具体工艺参数可能有不同。
图8为本发明实施例一铜互连的制备方法的流程示意图;如图8所示,其可以包括:
步骤S801、在晶圆的上表面设置介质层;
本实施例中,步骤S801中,通过沉积低k值的介质材料形成介质层,介质材料可以为黑钻石系列(Black Diamond,BD),SiLK系列,其相对介电常数k值可以2.2-3.0。当具体为黑钻石系列(Black Diamond,BD)II时,其k值可为2.5-2.6。
图9为步骤S801处理之后的半成品结构示意图;如图9所示,晶圆901的上表面设置有介质层902。
步骤S802、对所述介质层进行处理形成通孔和/或沟槽;
图10为步骤S802处理之后的半成品结构示意图;如图10所示,在图9所示的结构基础上,形成了通孔和/或沟槽903,用于后续沉积铜形成铜导线。
步骤S803、在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;
本实施例中,通过物理气相沉积工艺(Physical Vapor Deposition,PVD)沉积铜的阻挡层和铜籽晶层。本实施例中,阻挡层材料包括Ta和TaN,厚度分别为铜籽晶层的厚度为其中,表示埃,一埃等于十的负十次方米。
图11为步骤S803处理之后的半成品结构示意图;如图11所示,在图10所示结构的基础上,形成了铜的阻挡层904和铜籽晶层905。
步骤S804、在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料形成退火前的铜互连层;
本实施例中,可以采用电化学电镀ECP形成退火前的铜互连层。
图12为步骤S804处理之后的半成品结构示意图;如图12所示,在图11所示结构的基础上,形成了退火前的铜互连层906。
上述步骤S801-S804可参见现有技术中对应步骤中的工艺执行,详细不再赘述。
步骤S805、对所述阻挡层上表面及所述通孔和/或沟槽中沉积的铜材料进行退火处理形成退火后的铜互连层;
本实施中,由于退火可以有效的将铜电镀过程中的添加剂挥发出来,并且可以促进铜晶粒的进一步生长,从而降低铜导线的电阻率。另外,考虑到低k值介质材料BD II在高温下容易变性因此控制退火温度是关键之一。本实施例中,退火时采用的气氛为H2、N2的混合物,温度在180℃,时间在60秒。
图13为步骤S805处理之后的半成品结构示意图;如图13所示,在图12所示结构的基础上,形成了退火后的铜互连层907。
步骤S806、对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;
本实施例中,由于铜表面会随时间而慢慢氧化,会影响抛光速率和抛光质量,因此抛光可以在步骤S805的退火后6小时内进行。
本实施例中,步骤S806具体可以包括:
步骤S816、使用高选择比的抛光液并依据终点检测方法,快速地去除阻挡层表面的体铜;
本实施中,高选择比的抛光液其铜抛光速率远高于介质材料的抛光速率,可以很快地将表面的体铜快速去除。
步骤S826、使用低压力抛光对所述通孔和/或沟槽中沉积铜材料进行抛光处理,依据终点检测方法以及低压力检测方法使抛光停止于所述阻挡层。
本实施例中,终点检测方法可以是基于驱动电机电流变化的终点检测,或者基于声发射信号的终点检测或者基于抛光垫温度变化的终点检测或者基于光学分光反射率的终点检测。
本实施例中,低压力检测方法可以基于终点监测曲线进行判断,详细不再赘述。
图14为步骤S806处理之后的半成品结构示意图;如图14所示,在对图13所示结构进行分步抛光出后,虽然会仍然出现了腐蚀坑908,但无任何铜残留。相对于现有技术来说,避免了铜残留,缓解或者避免了铜导线有效厚度的降低,以及器件可靠性的下降。
步骤S807、通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。
图15为步骤S807处理之后的半成品结构示意图;如图15所示,在对图14所示结构执行步骤S807处理之后,在有通孔或/和沟槽的地方形成了铜导线909。
本实施例中,步骤S807中,采用软的抛光垫和低选择比的抛光液,平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层以及部分所述介质层。本实施例中,抛光压力在1.0-2.0psi,时间在30秒-120秒,低k值介质材料损失小于优选地,抛光压力为1.5psi,时间为90秒,保证晶片上没有铜材料,并形成铜导线909。由于铜和低k值介质材料的质地都较软,采用软的抛光垫避免抛光中在晶片表面造成划痕,采用低选择比的抛光液可以大大降低图形密度对抛光带来的影响,不会进一步产生腐蚀等缺陷。
图16为本发明实施例二铜互连的制备方法的流程示意图;如图16所示,其可以包括:
步骤S901、在晶圆的上表面设置介质层;
步骤S902、对所述介质层进行处理形成通孔和/或沟槽;
步骤S903、在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;
步骤S904、在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料形成退火前的铜互连层;
步骤S905、对所述阻挡层上表面及所述通孔和/或沟槽中沉积的铜材料进行退火处理形成退火后的铜互连层;
步骤S906、对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;
有关步骤S901-步骤S906,请参见图8描述,在此不再赘述。
步骤S907、所述阻挡层上表面以及位于所述通孔和/或沟槽的铜互连层上表面沉积铜并对其进行退火处理形成修复层。
本实施例中,修复层可以弥补之前造成的腐蚀坑,使通孔和/或沟槽内填满铜。为了避免后续抛光时间过长导致其他缺陷的产生,修复层的厚度不易过厚,具体厚度不做具体限定,比如在
本实施例中,对修复层进行低温退火,退火温度为120℃,时间为200秒,形成退火后的铜修复层。此处的退火一方面可以使物理溅射的铜膜晶粒长大,从而降低铜导线的电阻率;另外可以使新溅射的铜膜和之前电镀的铜膜能很好的结合,避免产生界面。
图17、图18分别为步骤S907中修复层退火处理前后的半成品结构示意图;如图17、18所示,在阻挡层904上表面以及位于所述通孔和/或沟槽903的铜互连层906上表面沉积铜形成退火前的修复层910、退火后的修复层911。
步骤S908、通过平坦化处理去除所述铜互连层中的铜、所述修复层中的铜、所述介质层表面的阻挡层以及部分所述介质层,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。
有关步骤S908的详细描述请参见图8中对步骤S807的相关记载,在此不再赘述。
本步骤中,通过结合了步骤S906的分步抛光缓解或者避免了铜残留,通过S907中的修复层,缓解或避免了腐蚀坑,从而改善了铜的有效厚度和器件的性能。
上述说明示出并描述了本发明的若干优选实施例,但如前所述,应当理解本发明并非局限于本文所披露的形式,不应看作是对其他实施例的排除,而可用于各种其他组合、修改和环境,并能够在本文所述发明构想范围内,通过上述教导或相关领域的技术或知识进行改动。而本领域人员所进行的改动和变化不脱离本发明的精神和范围,则都应在本发明所附权利要求的保护范围内。

Claims (6)

1.一种铜互连的制备方法,其特征在于,包括:
在晶圆的上表面设置介质层,并对所述介质层进行处理形成通孔和/或沟槽,并在形成有通孔或沟槽的介质层上表面从下到上依次形成铜的阻挡层和铜籽晶层;
在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层,并对所述通孔和/或沟槽、所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层;
在所述阻挡层上表面以及位于所述通孔和/或沟槽的铜互连层上表面沉积铜并对其进行退火处理形成修复层;
采用软的抛光垫和低选择比的抛光液,通过平坦化处理去除所述铜互连层中的铜、所述介质层表面的阻挡层、部分所述介质层以及修复层中的铜,并保留所述通孔和/或沟槽中填充的铜,从而形成铜导线。
2.根据权利要求1所述的方法,其特征在于,所述对所述阻挡层上表面的所述铜互连层进行分步抛光处理,以去除体铜并停止于所述阻挡层包括:
使用高选择比的抛光液并依据终点检测方法,快速地去除阻挡层表面的体铜;
使用低压力抛光对所述通孔和/或沟槽中沉积铜材料进行抛光处理,依据终点检测方法以及低压力检测方法使抛光停止于所述阻挡层。
3.根据权利要求1所述的方法,其特征在于,在所述阻挡层上表面以及位于所述通孔和/或沟槽的铜互连层上表面沉积铜并对其进行退火处理时,采用的气氛为H2、N2或其混合物,温度在100℃-150℃,时间在60秒-400秒。
4.根据权利要求1所述的方法,其特征在于,所述介质层的材料包括黑钻石系列或SiLK系列,相对介电常数的值为2.2-3.0。
5.根据权利要求1所述的方法,其特征在于,所述阻挡层的材料包括Ta、TaN、Ru、Co或Mn,以及其氧化物、氮氧化物。
6.根据权利要求1所述的方法,其特征在于,在所述阻挡层上表面及所述通孔和/或沟槽中沉积铜材料并对其进行退火处理形成铜互连层时,采用的气氛为H2、N2或其混合物,温度在100℃-200℃,时间在30秒-200秒。
CN201410200924.6A 2014-05-13 2014-05-13 铜互连的制备方法 Active CN103985668B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201410200924.6A CN103985668B (zh) 2014-05-13 2014-05-13 铜互连的制备方法
US14/759,928 US10008391B2 (en) 2014-05-13 2014-08-11 Method of forming copper interconnects
PCT/CN2014/084098 WO2015172442A1 (zh) 2014-05-13 2014-08-11 铜互连的制备方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201410200924.6A CN103985668B (zh) 2014-05-13 2014-05-13 铜互连的制备方法

Publications (2)

Publication Number Publication Date
CN103985668A CN103985668A (zh) 2014-08-13
CN103985668B true CN103985668B (zh) 2018-02-23

Family

ID=51277585

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410200924.6A Active CN103985668B (zh) 2014-05-13 2014-05-13 铜互连的制备方法

Country Status (3)

Country Link
US (1) US10008391B2 (zh)
CN (1) CN103985668B (zh)
WO (1) WO2015172442A1 (zh)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105529252A (zh) * 2014-09-29 2016-04-27 盛美半导体设备(上海)有限公司 防止多晶硅栅极被研磨的方法
US11195748B2 (en) 2017-09-27 2021-12-07 Invensas Corporation Interconnect structures and methods for forming same
US10879115B2 (en) * 2017-11-21 2020-12-29 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and forming method thereof
US10700263B2 (en) 2018-02-01 2020-06-30 International Business Machines Corporation Annealed seed layer for magnetic random access memory
KR102625567B1 (ko) 2018-08-20 2024-01-16 삼성전자주식회사 반도체 장치 및 그 제조 방법
US11121062B2 (en) * 2018-11-20 2021-09-14 Nanya Technology Corporation Semiconductor device and method for manufacturing the same
CN111211094A (zh) * 2020-01-10 2020-05-29 四川豪威尔信息科技有限公司 一种集成电路铜互连结构的制作方法

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1748302A (zh) * 2003-02-11 2006-03-15 皇家飞利浦电子股份有限公司 抛光设备和抛光集成电路金属层的两步方法
CN101645412A (zh) * 2008-08-04 2010-02-10 中芯国际集成电路制造(上海)有限公司 集成电路中互连结构的制作方法
CN102181232A (zh) * 2011-03-17 2011-09-14 清华大学 Ulsi多层铜布线铜的低下压力化学机械抛光的组合物

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6001730A (en) * 1997-10-20 1999-12-14 Motorola, Inc. Chemical mechanical polishing (CMP) slurry for polishing copper interconnects which use tantalum-based barrier layers
US6288449B1 (en) * 1998-12-22 2001-09-11 Agere Systems Guardian Corp. Barrier for copper metallization
US6037258A (en) * 1999-05-07 2000-03-14 Taiwan Semiconductor Manufacturing Company Method of forming a smooth copper seed layer for a copper damascene structure
US6420258B1 (en) * 1999-11-12 2002-07-16 Taiwan Semiconductor Manufacturing Company Selective growth of copper for advanced metallization
US6417109B1 (en) * 2000-07-26 2002-07-09 Aiwa Co., Ltd. Chemical-mechanical etch (CME) method for patterned etching of a substrate surface
US7208404B2 (en) * 2003-10-16 2007-04-24 Taiwan Semiconductor Manufacturing Company Method to reduce Rs pattern dependence effect
US7795134B2 (en) * 2005-06-28 2010-09-14 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
CN101740378B (zh) * 2008-11-13 2011-07-20 中芯国际集成电路制造(北京)有限公司 铜化学机械抛光方法
CN101992421B (zh) * 2009-08-14 2012-10-03 中芯国际集成电路制造(上海)有限公司 铜互连工艺中的化学机械抛光方法
US8518817B2 (en) * 2010-09-22 2013-08-27 International Business Machines Corporation Method of electrolytic plating and semiconductor device fabrication
TWI451498B (zh) * 2011-12-28 2014-09-01 Pfc Device Corp 具快速反應速度的金氧半p-n接面二極體及其製作方法
US9076766B2 (en) * 2013-06-13 2015-07-07 Taiwan Semiconductor Manufacturing Co., Ltd. Mechanism for forming metal gate structure

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1748302A (zh) * 2003-02-11 2006-03-15 皇家飞利浦电子股份有限公司 抛光设备和抛光集成电路金属层的两步方法
CN101645412A (zh) * 2008-08-04 2010-02-10 中芯国际集成电路制造(上海)有限公司 集成电路中互连结构的制作方法
CN102181232A (zh) * 2011-03-17 2011-09-14 清华大学 Ulsi多层铜布线铜的低下压力化学机械抛光的组合物

Also Published As

Publication number Publication date
CN103985668A (zh) 2014-08-13
US20160276169A1 (en) 2016-09-22
WO2015172442A1 (zh) 2015-11-19
US10008391B2 (en) 2018-06-26

Similar Documents

Publication Publication Date Title
CN103985668B (zh) 铜互连的制备方法
US7030016B2 (en) Post ECP multi-step anneal/H2 treatment to reduce film impurity
US7208404B2 (en) Method to reduce Rs pattern dependence effect
JP2002184729A (ja) 化学機械研磨用スラリーおよびこれを用いた銅配線製造方法
US20060118523A1 (en) Planarization with reduced dishing
WO2015165179A1 (zh) 一种用于半导体铜互连工艺的电镀铜膜的处理方法
US8703612B2 (en) Process for forming contact plugs
US9385086B2 (en) Bi-layer hard mask for robust metallization profile
TWI742523B (zh) 形成用於沉積磁穿隧接面的極平滑底電極表面的方法及包含磁穿隧接面的結構
US6984582B2 (en) Method of making semiconductor device by polishing with intermediate clean polishing
US20140097539A1 (en) Technique for uniform cmp
KR20000058029A (ko) 연마방법 및 연마액
CN101521159A (zh) 提高圆片均匀性的方法及层间介质
CN107346731B (zh) 一种减少铜膜厚度的方法
US20150130064A1 (en) Methods of manufacturing semiconductor devices and a semiconductor structure
US9779989B1 (en) Method for manufacturing metal interconnects
CN108735797A (zh) 半导体结构及其形成方法
TW201347090A (zh) 用於高深寬比塡充的半導體重流處理
US6777807B1 (en) Interconnect integration
CN102810508B (zh) 改善刻蚀形貌并提升可靠性的铜互连制备方法
CN102881630A (zh) 超低介电常数层的制作方法
CN1300831C (zh) 硅片imd cmp后成膜方法
TW445582B (en) Method of manufacturing metal conductive wire
KR100756840B1 (ko) 반도체소자 및 그 제조방법
CN103151300A (zh) 一种去除硬质掩膜结构中缺陷的方法

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant