CN102916802A - Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit - Google Patents

Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit Download PDF

Info

Publication number
CN102916802A
CN102916802A CN2012103676233A CN201210367623A CN102916802A CN 102916802 A CN102916802 A CN 102916802A CN 2012103676233 A CN2012103676233 A CN 2012103676233A CN 201210367623 A CN201210367623 A CN 201210367623A CN 102916802 A CN102916802 A CN 102916802A
Authority
CN
China
Prior art keywords
pin
connects
resistance
connect
operational amplifier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2012103676233A
Other languages
Chinese (zh)
Other versions
CN102916802B (en
Inventor
王忠林
胡波
刘泽专
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
State Grid Zhejiang Electric Power Co Ltd
Original Assignee
Binzhou University
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Binzhou University filed Critical Binzhou University
Priority to CN201210367623.3A priority Critical patent/CN102916802B/en
Publication of CN102916802A publication Critical patent/CN102916802A/en
Priority to PCT/CN2013/000423 priority patent/WO2014048053A1/en
Application granted granted Critical
Publication of CN102916802B publication Critical patent/CN102916802B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09CCIPHERING OR DECIPHERING APPARATUS FOR CRYPTOGRAPHIC OR OTHER PURPOSES INVOLVING THE NEED FOR SECRECY
    • G09C1/00Apparatus or methods whereby a given sequence of signs, e.g. an intelligible text, is transformed into an unintelligible sequence of signs by transposing the signs or groups of signs or by replacing them by others according to a predetermined system
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/001Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols using chaotic signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Security & Cryptography (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Amplifiers (AREA)
  • Measurement And Recording Of Electrical Phenomena And Electrical Characteristics Of The Living Body (AREA)

Abstract

The invention discloses a fractional-order automatic switching chaotic system method for four Lorenz type systems and an analog circuit. The analog circuit consists of an operational amplifier U1, an operational amplifier U2, an operational amplifier U3, an operational amplifier U5, an operational amplifier U8, a multiplier U4, a multiplier U9, a multiplier U10, a voltage comparator U7 and an analog switch U6. A fractional-order automatic switching chaotic system for four Lorenz type subsystems is implemented by the aid of the analog circuit, is more complicate and higher in randomness as compared with an automatic switching chaotic system consisting of two or three chaotic subsystems and a switching-free fractional-order chaotic system, can be a new choice for a signal source in secrete communication, and has good application prospect in the secrete communication.

Description

Fractional order four systems automatically switched chaotic system method and analog circuit based on Lorenz type system
Technical field
The present invention relates to the method based on the fractional order four systems automatically switched chaotic system of Lorenz type system, specifically, relate to method and analog circuit based on the fractional order four systems automatically switched chaotic system of Lorenz type system.
Background technology
At present, oneself has several different methods to realize integer rank and chaotic systems with fractional order and circuit with analog circuit, but the method for the chaos circuit that realize to automatically switch with analog circuit is fewer, and own disclosed automatically switched chaotic system and circuit are that 2 the sub-chaos systems in integer rank switch, also there are not the method for a plurality of sub-chaos systems automatic switchovers and disclosing of circuit, the invention provides a kind of method and analog circuit of chaos system of Lorenz type fractional order four systems automatic switchover, quantity and the type of automatically switched chaotic system have been enriched, improved the randomness of chaos system, good application prospect has been arranged in secure communication.
Summary of the invention
The technical problem to be solved in the present invention provides method and the analog circuit based on the fractional order four systems automatically switched chaotic system of Lorenz type system.
The present invention adopts following technological means to realize goal of the invention:
1, based on the method for the fractional order four systems automatically switched chaotic system of Lorenz type system, it is characterized in that being, may further comprise the steps:
(1) according to Lorenz type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | x | - hz - - - I , a = 20 , b = 14 , c = 10.6 , h = 2.8
(2) according to Lorenz type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | y | - hz - - - II , a = 20 , b = 14 , c = 10.6 , h = 2.8
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 - - - III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 - - - IV
(4) according to Lorenz type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = xsign ( y ) - hz - - - V , a = 20 , b = 14 , c = 10.6 , h = 2.8
(5) according to Lorenz type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = ysign ( x ) - hz - - - VI , a = 20 , b = 14 , c = 10.6 , h = 2.8
(6) according to chaos system structure choice function VII be:
f ( xy ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 - - - VII
(7) according to the I of system, II, V, VI and Lorenz type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = f ( xy ) - hz - - - IX , a = 20 , b = 14 , c = 10.6 , h = 2.8
(8) according to Lorenz type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx + cy - xz d q z / dt q = f ( xy ) - hz - - - X , 0 < q < 1 , a = 20 , b = 14 , c = 10.6 , h = 2.8
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y>=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y>=0, x〉0, y<0, x<0, y>=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R22, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin links to each other with the 2nd pin by potentiometer R23, connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connect the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connects first the in parallel of Rc31 and capacitor C 31, connects the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, and the 14th pin connects the 2nd pin of U3 by potentiometer R32, connects the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
2, fractional order four systems automatic switchover analog circuit based on Lorenz type system, it is characterized in that being, by operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 and multiplier U4, multiplier U9, multiplier U10 and voltage comparator U7 and analog switch U6 form, described operational amplifier U1 connects voltage comparator U7, operational amplifier U5, operational amplifier U8, multiplier U4, operational amplifier U2, described operational amplifier U2 concatenation operation amplifier U1, operational amplifier U5, voltage comparator U7, operational amplifier U8, described operational amplifier U3 concatenation operation amplifier U2, multiplier U4, described operational amplifier U5 connecting analog switch U6, described voltage comparator U7 connecting analog switch U6, described operational amplifier U8 concatenation operation amplifier U5, multiplier U9, multiplier U10, described multiplier U9 connecting analog switch U6, described multiplier U10 connecting analog switch U6;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R22, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin links to each other with the 2nd pin by potentiometer R23, connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connect the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connects first the in parallel of Rc31 and capacitor C 31, connects the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, and the 14th pin connects the 2nd pin of U3 by potentiometer R32, connects the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
Description of drawings
Fig. 1 is the circuit connection structure schematic diagram of the preferred embodiment of the present invention.
Fig. 2 is operational amplifier U1 peripheral circuit structural representation.
Fig. 3 is operational amplifier U2 and multiplier U4 peripheral circuit structural representation.
Fig. 4 is operational amplifier U5 peripheral circuit structural representation.
Fig. 5 is operational amplifier U8, multiplier U9 and multiplier U10 peripheral circuit structural representation.
Fig. 6 is the peripheral circuit structural representation of operational amplifier U3, voltage comparator U7 and analog switch U6.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment the present invention is done further to describe in detail.Referring to Fig. 1-Fig. 6, at first construct Lorenz type fractional order four systems automatically switched chaotic system, the system that this preferred embodiment is selected
(1) according to Lorenz type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | x | - hz - - - I , a = 20 , b = 14 , c = 10.6 , h = 2.8
(2) according to Lorenz type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | y | - hz - - - II , a = 20 , b = 14 , c = 10.6 , h = 2.8
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 - - - III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 - - - IV
(4) according to Lorenz type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = xsign ( y ) - hz - - - V , a = 20 , b = 14 , c = 10.6 , h = 2.8
(5) according to Lorenz type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = ysign ( x ) - hz - - - VI , a = 20 , b = 14 , c = 10.6 , h = 2.8
(6) according to chaos system structure choice function VII be:
f ( xy ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 - - - VII
(7) according to the I of system, II, V, VI and Lorenz type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = f ( xy ) - hz - - - IX , a = 20 , b = 14 , c = 10.6 , h = 2.8
(8) according to Lorenz type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx + cy - xz d q z / dt q = f ( xy ) - hz - - - X , 0 < q < 1 , a = 20 , b = 14 , c = 10.6 , h = 2.8
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y>=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y>=0, x〉0, y<0, x<0, y>=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R22, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin links to each other with the 2nd pin by potentiometer R23, connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connect the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connects first the in parallel of Rc31 and capacitor C 31, connects the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, and the 14th pin connects the 2nd pin of U3 by potentiometer R32, connects the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
Certainly, above-mentioned explanation is not the restriction to invention, and the present invention also is not limited only to above-mentioned giving an example, and the variation that those skilled in the art make in essential scope of the present invention, remodeling, interpolation or replacement also belong to protection scope of the present invention.

Claims (2)

1. based on the method for the fractional order four systems automatically switched chaotic system of Lorenz type system, it is characterized in that being, may further comprise the steps:
(1) according to Lorenz type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | x | - hz - - - I , a = 20 , b = 14 , c = 10.6 , h = 2.8
(2) according to Lorenz type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = | y | - hz - - - II , a = 20 , b = 14 , c = 10.6 , h = 2.8
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 - - - III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 - - - IV
(4) according to Lorenz type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = xsign ( y ) - hz - - - V , a = 20 , b = 14 , c = 10.6 , h = 2.8
(5) according to Lorenz type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = ysign ( x ) - hz - - - VI , a = 20 , b = 14 , c = 10.6 , h = 2.8
(6) according to chaos system structure choice function VII be:
f ( xy ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 - - - VII
(7) according to the I of system, II, V, VI and Lorenz type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx + cy - xz dz / dt = f ( xy ) - hz - - - IX , a = 20 , b = 14 , c = 10.6 , h = 2.8
(8) according to Lorenz type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx + cy - xz d q z / dt q = f ( xy ) - hz - - - X , 0 < q < 1 , a = 20 , b = 14 , c = 10.6 , h = 2.8
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y 〉=0, x〉0, y<0, x<0, y 〉=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U 3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R22, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin links to each other with the 2nd pin by potentiometer R23, connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connect the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connects first the in parallel of Rc31 and capacitor C 31, connects the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, and the 14th pin connects the 2nd pin of U3 by potentiometer R32, connects the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R 31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s 1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
2. based on the fractional order four systems automatic switchover analog circuit of Lorenz type system, it is characterized in that being, by operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 and multiplier U4, multiplier U9, multiplier U10 and voltage comparator U7 and analog switch U6 form, described operational amplifier U1 connects voltage comparator U7, operational amplifier U5, operational amplifier U8, multiplier U4, operational amplifier U2, described operational amplifier U2 concatenation operation amplifier U1, operational amplifier U5, voltage comparator U7, operational amplifier U8, described operational amplifier U3 concatenation operation amplifier U2, multiplier U4, described operational amplifier U5 connecting analog switch U6, described voltage comparator U7 connecting analog switch U6, described operational amplifier U8 concatenation operation amplifier U5, multiplier U9, multiplier U10, described multiplier U9 connecting analog switch U6, described multiplier U10 connecting analog switch U6;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R22, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin links to each other with the 2nd pin by potentiometer R23, connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connect the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connects first the in parallel of Rc31 and capacitor C 31, connects the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, and the 14th pin connects the 2nd pin of U3 by potentiometer R32, connects the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a 1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R 31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
CN201210367623.3A 2012-09-27 2012-09-27 Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit Active CN102916802B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201210367623.3A CN102916802B (en) 2012-09-27 2012-09-27 Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit
PCT/CN2013/000423 WO2014048053A1 (en) 2012-09-27 2013-04-12 Analog circuit and method for fractional-order four-system automatic switching chaotic system based on lorenz type system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201210367623.3A CN102916802B (en) 2012-09-27 2012-09-27 Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit

Publications (2)

Publication Number Publication Date
CN102916802A true CN102916802A (en) 2013-02-06
CN102916802B CN102916802B (en) 2014-12-17

Family

ID=47615044

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201210367623.3A Active CN102916802B (en) 2012-09-27 2012-09-27 Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit

Country Status (2)

Country Link
CN (1) CN102916802B (en)
WO (1) WO2014048053A1 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103199988A (en) * 2013-03-29 2013-07-10 王少夫 Two-dimensional complex number chaotic system
CN103199991A (en) * 2013-04-26 2013-07-10 王少夫 Three-dimensional uniform multi-wing lorentz cluster chaotic system
CN103220127A (en) * 2013-04-23 2013-07-24 王少夫 Modified unified multi-wing chaotic system
CN103220129A (en) * 2013-04-26 2013-07-24 王少夫 Three-dimensional multi-wing chaotic system
CN103220126A (en) * 2013-04-23 2013-07-24 王少夫 Unified multi-wing chaotic system
CN103227713A (en) * 2013-04-01 2013-07-31 杭州电子科技大学 Chaotic analog circuit and method for implementing nature exponential
CN103227714A (en) * 2013-04-25 2013-07-31 王少夫 Three-dimensional multi-wing chaotic system
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
WO2014048053A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on lorenz type system
CN103888240A (en) * 2014-02-22 2014-06-25 滨州学院 Lorenz type chaotic switching system method having different fractional orders and containing y2, and circuit
CN104378197A (en) * 2014-12-03 2015-02-25 王忠林 Construction method and circuit of memristor-based x-square-contained Lorenz type hyper-chaotic system
WO2015123802A1 (en) * 2014-02-22 2015-08-27 梅增霞 Classical lorenz-type chaotic system switching method and circuit with differentfractional orders
CN105099659A (en) * 2015-09-01 2015-11-25 王晓红 Right-oblique chaotic system with folded attractor and circuit
CN105099657A (en) * 2015-09-01 2015-11-25 王晓红 Left-leaning three-dimensional single-scroll chaotic system and circuit
CN105099662A (en) * 2015-09-01 2015-11-25 王忠林 Two-wing attractor chaotic system construction method and circuit
CN105099663A (en) * 2015-09-01 2015-11-25 王忠林 Construction method of chaotic system comprising folding double-wing chaotic attractor, and circuit
CN105187191A (en) * 2015-09-01 2015-12-23 王晓红 Right-deviation three-dimensional single-scroll chaotic system and circuit
WO2016187742A1 (en) * 2015-05-27 2016-12-01 李敏 Construction method for hyperchaotic lorenz system of different feedbacks and facilitating ultimate boundary estimation and circuit

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114301580B (en) * 2021-11-23 2023-06-02 中国地质大学(武汉) Chaotic synchronization circuit based on Duffing-Van der pol memristor chaotic oscillator

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR970056177A (en) * 1995-12-08 1997-07-31 정호선 Lorentz Chaos Generation Circuit and Voice Communication System Using the Same
CN101179375A (en) * 2006-11-12 2008-05-14 黑龙江大学 Chaos algorithm based network data encryption card
CN101931526A (en) * 2010-08-23 2010-12-29 滨州学院 Method for implementing automatically switched chaotic system and analogue circuit
CN201726386U (en) * 2010-07-21 2011-01-26 滨州学院 Hyperchaos/chaos system universal analog circuit
CN202043091U (en) * 2011-04-19 2011-11-16 滨州学院 Artificial circuit capable of realizing automatic switching of chaos systems
CN102385659A (en) * 2011-12-13 2012-03-21 滨州学院 Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN202218241U (en) * 2011-09-27 2012-05-09 滨州学院 Four-dimensional chaotic circuit with larger separating index
CN102497263A (en) * 2011-11-18 2012-06-13 滨州学院 Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN102694643A (en) * 2012-04-27 2012-09-26 广东第二师范学院 Composite chaotic signal generator

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102932133B (en) * 2012-09-27 2015-02-04 滨州学院 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit
CN102904709B (en) * 2012-09-27 2014-12-24 国家电网公司 Method for automatically switching four Chen type system based fractional order chaotic systems and analog circuit
CN102904708B (en) * 2012-09-27 2014-09-10 滨州学院 Method for automatically switching fractional-order chaotic system by four systems based on Lu-type system and analog circuit
CN102916802B (en) * 2012-09-27 2014-12-17 滨州学院 Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit
CN202818324U (en) * 2012-10-08 2013-03-20 滨州学院 Fractional order four-system automatic switching analog circuit for Liu-type systems
CN202841154U (en) * 2012-10-08 2013-03-27 滨州学院 Artificial circuit achieving automatic switchover of four systems of Lu type system fractional order
CN202818325U (en) * 2012-10-08 2013-03-20 滨州学院 Fractional order four-system automatic switching analog circuit for Lorenz-type systems
CN202818326U (en) * 2012-10-08 2013-03-20 滨州学院 Fractional order four-system automatic switching analog circuit for Chen-type systems

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR970056177A (en) * 1995-12-08 1997-07-31 정호선 Lorentz Chaos Generation Circuit and Voice Communication System Using the Same
CN101179375A (en) * 2006-11-12 2008-05-14 黑龙江大学 Chaos algorithm based network data encryption card
CN201726386U (en) * 2010-07-21 2011-01-26 滨州学院 Hyperchaos/chaos system universal analog circuit
CN101931526A (en) * 2010-08-23 2010-12-29 滨州学院 Method for implementing automatically switched chaotic system and analogue circuit
CN202043091U (en) * 2011-04-19 2011-11-16 滨州学院 Artificial circuit capable of realizing automatic switching of chaos systems
CN202218241U (en) * 2011-09-27 2012-05-09 滨州学院 Four-dimensional chaotic circuit with larger separating index
CN102497263A (en) * 2011-11-18 2012-06-13 滨州学院 Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN102385659A (en) * 2011-12-13 2012-03-21 滨州学院 Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN102694643A (en) * 2012-04-27 2012-09-26 广东第二师范学院 Composite chaotic signal generator

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
刘扬正等: "四维切换超混沌系统", 《物理学报》, vol. 56, no. 9, 30 September 2007 (2007-09-30), pages 5131 - 5135 *
满峰泉等: "一组切换混沌系统的设计与电路实现", 《四川兵工学报》, vol. 30, no. 12, 31 December 2009 (2009-12-31), pages 45 - 48 *

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2014048053A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on lorenz type system
CN103199988A (en) * 2013-03-29 2013-07-10 王少夫 Two-dimensional complex number chaotic system
CN103227713B (en) * 2013-04-01 2015-11-18 杭州电子科技大学 One realizes natural Exponents chaotic analog circuit and method
CN103227713A (en) * 2013-04-01 2013-07-31 杭州电子科技大学 Chaotic analog circuit and method for implementing nature exponential
CN103220127A (en) * 2013-04-23 2013-07-24 王少夫 Modified unified multi-wing chaotic system
CN103220126A (en) * 2013-04-23 2013-07-24 王少夫 Unified multi-wing chaotic system
CN103227714A (en) * 2013-04-25 2013-07-31 王少夫 Three-dimensional multi-wing chaotic system
CN103220129A (en) * 2013-04-26 2013-07-24 王少夫 Three-dimensional multi-wing chaotic system
CN103199991A (en) * 2013-04-26 2013-07-10 王少夫 Three-dimensional uniform multi-wing lorentz cluster chaotic system
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
CN103368723B (en) * 2013-07-03 2017-02-15 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
CN103888240A (en) * 2014-02-22 2014-06-25 滨州学院 Lorenz type chaotic switching system method having different fractional orders and containing y2, and circuit
WO2015123802A1 (en) * 2014-02-22 2015-08-27 梅增霞 Classical lorenz-type chaotic system switching method and circuit with differentfractional orders
CN104378197A (en) * 2014-12-03 2015-02-25 王忠林 Construction method and circuit of memristor-based x-square-contained Lorenz type hyper-chaotic system
WO2016187742A1 (en) * 2015-05-27 2016-12-01 李敏 Construction method for hyperchaotic lorenz system of different feedbacks and facilitating ultimate boundary estimation and circuit
CN105099657A (en) * 2015-09-01 2015-11-25 王晓红 Left-leaning three-dimensional single-scroll chaotic system and circuit
CN105099662A (en) * 2015-09-01 2015-11-25 王忠林 Two-wing attractor chaotic system construction method and circuit
CN105099663A (en) * 2015-09-01 2015-11-25 王忠林 Construction method of chaotic system comprising folding double-wing chaotic attractor, and circuit
CN105187191A (en) * 2015-09-01 2015-12-23 王晓红 Right-deviation three-dimensional single-scroll chaotic system and circuit
CN105099659A (en) * 2015-09-01 2015-11-25 王晓红 Right-oblique chaotic system with folded attractor and circuit

Also Published As

Publication number Publication date
WO2014048053A1 (en) 2014-04-03
CN102916802B (en) 2014-12-17

Similar Documents

Publication Publication Date Title
CN102904708B (en) Method for automatically switching fractional-order chaotic system by four systems based on Lu-type system and analog circuit
CN102916802A (en) Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit
CN102904709A (en) Method for automatically switching four Chen type system based fractional order chaotic systems and analog circuit
CN102932133A (en) Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit
CN102385659B (en) Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN102497263B (en) Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN102957531A (en) Method for realizing automatic switching of seven Lorenz type chaotic systems and analog circuit
CN202818326U (en) Fractional order four-system automatic switching analog circuit for Chen-type systems
CN202818324U (en) Fractional order four-system automatic switching analog circuit for Liu-type systems
CN103368723A (en) Fractional order four-system automatic switching chaotic system method and analog circuit
CN102970128B (en) Method for achieving automatic switching of seven Chen type chaotic systems and analog circuit
CN202475442U (en) Circuit for realizing integral order and fractional order automatic switching chaotic system
CN202841154U (en) Artificial circuit achieving automatic switchover of four systems of Lu type system fractional order
CN103684746B (en) Construction method of four-dimensional hyperchaotic system without balance points and simulation circuit
CN202818325U (en) Fractional order four-system automatic switching analog circuit for Lorenz-type systems
CN103731256B (en) Three-dimensional non-balance-point chaotic system and artificial circuit implementation method
CN101931526B (en) Method for implementing automatically switched chaotic system and analogue circuit
CN104202140A (en) Four-dimensional balance point-free hyperchaotic system based on five-simplest chaotic system, and analogue circuit
CN105490801B (en) Four-dimensional fractional order chaotic system circuit containing memristor
CN103023307A (en) On-off input circuit and controller
CN202043091U (en) Artificial circuit capable of realizing automatic switching of chaos systems
CN104301090A (en) Four-dimensional chaotic system circuit with time-lag items
CN204089837U (en) Based on the analog circuit of the four-dimension automatic switchover hyperchaotic system of L ü system
CN201946069U (en) Bell device based on electric carrier waves
CN104202146A (en) Yang-Chen system based automatic switching hyper-chaos system construction method and analog circuit

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
ASS Succession or assignment of patent right

Owner name: STATE GRID ZHEJIANG YONGKANG POWER SUPPLY COMPANY

Free format text: FORMER OWNER: BINZHOU COLLEGE

Effective date: 20141218

C41 Transfer of patent application or patent right or utility model
C53 Correction of patent of invention or patent application
CB03 Change of inventor or designer information

Inventor after: Yang Lufeng

Inventor after: Yuan Jianguo

Inventor after: Ying Jun

Inventor after: Wang Sheng

Inventor after: Xu Ruihua

Inventor before: Wang Zhonglin

Inventor before: Hu Bo

Inventor before: Liu Zezhuan

COR Change of bibliographic data

Free format text: CORRECT: ADDRESS; FROM: 256603 BINZHOU, SHANDONG PROVINCE TO: 321301 JINHUA, ZHEJIANG PROVINCE

Free format text: CORRECT: INVENTOR; FROM: WANG ZHONGLIN HU BO LIU ZEZHUAN TO: YANG LUFENG YUAN JIANGUO YING JUN WANGSHENG XU RUIHUA

TR01 Transfer of patent right

Effective date of registration: 20141218

Address after: 321301, No. 796 North East Road, Yongkang City, Zhejiang, Jinhua

Patentee after: Net Yongkang City, Zhejiang electric company of state

Address before: 256603 the Yellow River Road, Shandong, No. five, No. 391, Binzhou

Patentee before: Binzhou College