CN102932133A - Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit - Google Patents

Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit Download PDF

Info

Publication number
CN102932133A
CN102932133A CN2012103662870A CN201210366287A CN102932133A CN 102932133 A CN102932133 A CN 102932133A CN 2012103662870 A CN2012103662870 A CN 2012103662870A CN 201210366287 A CN201210366287 A CN 201210366287A CN 102932133 A CN102932133 A CN 102932133A
Authority
CN
China
Prior art keywords
pin
connects
resistance
connect
operational amplifier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2012103662870A
Other languages
Chinese (zh)
Other versions
CN102932133B (en
Inventor
王忠林
杜玉杰
韩敬伟
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
State Grid Shanghai Electric Power Co Ltd
East China Power Test and Research Institute Co Ltd
Original Assignee
Binzhou University
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Binzhou University filed Critical Binzhou University
Priority to CN201210366287.0A priority Critical patent/CN102932133B/en
Publication of CN102932133A publication Critical patent/CN102932133A/en
Priority to PCT/CN2013/000424 priority patent/WO2014048054A1/en
Application granted granted Critical
Publication of CN102932133B publication Critical patent/CN102932133B/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09CCIPHERING OR DECIPHERING APPARATUS FOR CRYPTOGRAPHIC OR OTHER PURPOSES INVOLVING THE NEED FOR SECRECY
    • G09C1/00Apparatus or methods whereby a given sequence of signs, e.g. an intelligible text, is transformed into an unintelligible sequence of signs by transposing the signs or groups of signs or by replacing them by others according to a predetermined system
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/001Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols using chaotic signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Security & Cryptography (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Amplifiers (AREA)
  • Measurement And Recording Of Electrical Phenomena And Electrical Characteristics Of The Living Body (AREA)

Abstract

The invention discloses a method for a fractional-order four-system automatic switching chaotic system based on a Liu type system, and a simulation circuit. The simulation circuit consists of an operational amplifier U1, an operational amplifier U2, an operational amplifier U3, an operational amplifier U5, an operational amplifier U8, a multiplier U4, a multiplier U9, a multiplier U10, a voltage comparator U7 and a simulation switch U6. A fractional-order chaotic system for automatically switching four Liu type sub systems by utilizing the simulation circuit is provided; compared with the conventional automatic switching chaotic system consisting of two or three sub chaotic systems and a non-switched fractional-order chaotic system, the fractional-order four-system automatic switching chaotic system is relatively complicated and relatively high in randomness and can be used as a new selection for a confidential communication signal source; and relatively good application prospect in the confidential communication is realized.

Description

Fractional order four systems automatically switched chaotic system method and analog circuit based on Liu type system
Technical field
The present invention relates to the method based on the fractional order four systems automatically switched chaotic system of Liu type system, specifically, relate to method and analog circuit based on the fractional order four systems automatically switched chaotic system of Liu type system.
Background technology
At present, oneself has several different methods to realize integer rank and chaotic systems with fractional order and circuit with analog circuit, but the method for the chaos circuit that realize to automatically switch with analog circuit is fewer, and own disclosed automatically switched chaotic system and circuit are that 2 the sub-chaos systems in integer rank switch, also there are not the method for a plurality of sub-chaos systems automatic switchovers and disclosing of circuit, the invention provides a kind of method and analog circuit of chaos system of Liu type fractional order four systems automatic switchover, quantity and the type of automatically switched chaotic system have been enriched, improved the randomness of chaos system, good application prospect has been arranged in secure communication.
Summary of the invention
The technical problem to be solved in the present invention provides method and the analog circuit based on the fractional order four systems automatically switched chaotic system of Liu type system.
The present invention adopts following technological means to realize goal of the invention:
1, based on the method for the fractional order four systems automatically switched chaotic system of Liu type system, it is characterized in that being, may further comprise the steps:
(1) according to Liu type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | x | - dz I a=10,b=40,c=10,d=2.5,h=4
(2) according to Liu type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | y | - dz II a=10,b=40,c=10,d=2.5,h=4
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 IV
(4) according to Liu type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hxsign ( y ) - dz V a=10,b=40,c=10,d=2.5,h=4
(5) according to Liu type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hysign ( x ) - dz VI a=10,b=40,c=10,d=2.5,h=4
(6) according to chaos system structure choice function VII be:
f ( x y ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 VII
(7) according to the I of system, II, V, VI and Liu type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hf ( xy ) - dz IX a=10,b=40,c=10,d=2.5,h=4
(8) according to Liu type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hf ( xy ) - dz X 0<q<1,a=10,b=40,c=10,d=2.5,h=4
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y>=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y>=0, x〉0, y<0, x<0, y>=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R23, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connects the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connect first the in parallel of Rc31 and capacitor C 31, connect the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, the 14th pin connects the 2nd pin of U3 by potentiometer R32, connect the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
2, fractional order four systems automatic switchover analog circuit based on Liu type system, it is characterized in that being, by operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 and multiplier U4, multiplier U9, multiplier U10 and voltage comparator U7 and analog switch U6 form, described operational amplifier U1 connects voltage comparator U7, operational amplifier U5, operational amplifier U8, multiplier U4, operational amplifier U2, described operational amplifier U2 concatenation operation amplifier U1, operational amplifier U5, voltage comparator U7, operational amplifier U8, described operational amplifier U3 concatenation operation amplifier U2, multiplier U4, described operational amplifier U5 connecting analog switch U6, described voltage comparator U7 connecting analog switch U6, described operational amplifier U8 concatenation operation amplifier U5, multiplier U9, multiplier U10, described multiplier U9 connecting analog switch U6, described multiplier U10 connecting analog switch U6;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R23, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connects the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connect first the in parallel of Rc31 and capacitor C 31, connect the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, the 14th pin connects the 2nd pin of U3 by potentiometer R32, connect the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
Description of drawings
Fig. 1 is the circuit connection structure schematic diagram of the preferred embodiment of the present invention.
Fig. 2 is operational amplifier U1 peripheral circuit structural representation.
Fig. 3 is operational amplifier U2 and multiplier U4 peripheral circuit structural representation.
Fig. 4 is operational amplifier U5 peripheral circuit structural representation.
Fig. 5 is operational amplifier U8, multiplier U9 and multiplier U10 peripheral circuit structural representation.
Fig. 6 is the peripheral circuit structural representation of operational amplifier U3, voltage comparator U7 and analog switch U6.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment the present invention is done further to describe in detail.Referring to Fig. 1-Fig. 6, at first construct Liu type fractional order four systems automatically switched chaotic system, the system that this preferred embodiment is selected
(1) according to Liu type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | x | - dz I a=10,b=40,c=10,d=2.5,h=4
(2) according to Liu type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | y | - dz II a=10,b=40,c=10,d=2.5,h=4
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 IV
(4) according to Liu type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hxsign ( y ) - dz V a=10,b=40,c=10,d=2.5,h=4
(5) according to Liu type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hysign ( x ) - dz VI a=10,b=40,c=10,d=2.5,h=4
(6) according to chaos system structure choice function VII be:
f ( x , y ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 VII
(7) according to the I of system, II, V, VI and Liu type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hf ( xy ) - dz IX a=10,b=40,c=10,d=2.5,h=4
(8) according to Liu type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hf ( xy ) - dz X 0<q<1,a=10,b=40,c=10,d=2.5,h=4
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y>=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y>=0, x〉0, y<0, x<0, y>=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R23, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connects the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connect first the in parallel of Rc31 and capacitor C 31, connect the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, the 14th pin connects the 2nd pin of U3 by potentiometer R32, connect the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
Certainly, above-mentioned explanation is not the restriction to invention, and the present invention also is not limited only to above-mentioned giving an example, and the variation that those skilled in the art make in essential scope of the present invention, remodeling, interpolation or replacement also belong to protection scope of the present invention.

Claims (2)

1. based on the method for the fractional order four systems automatically switched chaotic system of Liu type system, it is characterized in that being, may further comprise the steps:
(1) according to Liu type chaos system I be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | x | - dz - - - I , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(2) according to Liu type chaos system II be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = h | y | - dz - - - II , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(3) according to chaos system structure sign function III and IV be:
sign ( x ) = 1 x &GreaterEqual; 0 - 1 x < 0 - - - III
sign ( y ) = 1 y &GreaterEqual; 0 - 1 y < 0 - - - IV
(4) according to Liu type chaos system V be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hxsign ( y ) - dz - - - V , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(5) according to Liu type chaos system VI be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hysign ( x ) - dz - - - VI , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(6) according to chaos system structure choice function VII be:
f ( xy ) = | x | x &GreaterEqual; 0 , y &GreaterEqual; 0 xsign ( y ) x &GreaterEqual; 0 , y < 0 ysign ( x ) x < 0 , y &GreaterEqual; 0 | y | x < 0 , y < 0 - - - VII
(7) according to the I of system, II, V, VI and Liu type four systems automatically switched chaotic system IX of choice function VII structure
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hf ( xy ) - dz - - - IX , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(8) according to Liu type fractional order four systems automatically switched chaotic system X of the IX of system structure
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hf ( xy ) - dz - - - X , 0 < q < 1 , a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(9) according to chaos system X constructing analog Circuits System, utilize voltage comparator U7 to obtain the high-low level of two simulations, x 〉=0 or x<0 and y=0 or y<0, control inputs as analog switch U6, according to x 〉=0, y 〉=0, x〉0, y<0, x<0, y 〉=0 and x<0, y<0 four kind of different situations, realize the difference output of f (xy), thereby realize the chaos system IX that four systems automaticallyes switch, realize chaos system X by fractional order integration again, operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 adopts LF347, multiplier U4, multiplier U9, multiplier U10 adopts AD633JN, and analog switch U6 adopts ADG409, and voltage comparator U7 adopts LM139;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R23, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connects the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connect first the in parallel of Rc31 and capacitor C 31, connect the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, the 14th pin connects the 2nd pin of U3 by potentiometer R32, connect the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a 7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects positive 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s 2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
2. based on the fractional order four systems automatic switchover analog circuit of Liu type system, it is characterized in that being, by operational amplifier U1, operational amplifier U2, operational amplifier U3, operational amplifier U5, operational amplifier U8 and multiplier U4, multiplier U9, multiplier U10 and voltage comparator U7 and analog switch U6 form, described operational amplifier U1 connects voltage comparator U7, operational amplifier U5, operational amplifier U8, multiplier U4, operational amplifier U2, described operational amplifier U2 concatenation operation amplifier U1, operational amplifier U5, voltage comparator U7, operational amplifier U8, described operational amplifier U3 concatenation operation amplifier U2, multiplier U4, described operational amplifier U5 connecting analog switch U6, described voltage comparator U7 connecting analog switch U6, described operational amplifier U8 concatenation operation amplifier U5, multiplier U9, multiplier U10, described multiplier U9 connecting analog switch U6, described multiplier U10 connecting analog switch U6;
The 1st pin of described operational amplifier U1 joins by resistance R x and the 2nd pin, join by resistance R 1 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc11 of the 6th pin elder generation is in parallel with capacitor C 11, connecting resistance Rc12 and capacitor C 12 is in parallel again, connect the 7th pin behind connecting resistance Rc13 and capacitor C 13 in parallel again, the 7th pin connects the 13rd pin by resistance R 13, connects the 2nd pin of U2 by potentiometer R23, connect the 1st pin of U4, connect the 2nd pin of U5 by resistance R a1, connect the 5th pin of U7, connect the 2nd pin of U8, connect the 1st pin of U9, the 8th pin connects the 9th pin by resistance R 25, and the 13rd pin connects the 14th pin by resistance R 14, and the 14th pin connects the 2nd pin by potentiometer R11;
The 1st pin of described operational amplifier U2 joins by resistance R y and the 2nd pin, join by resistance R 2 and the 6th pin, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the connecting resistance Rc21 of the 6th pin elder generation is in parallel with capacitor C 21, connect again the in parallel of Rc22 and capacitor C 22, connect the 7th pin after connecing again Rc23 and capacitor C 23 in parallel, the 7th pin connects the 9th pin of U1 by the R24 of resistance, connect the 2nd pin of U1 by potentiometer R12, connects the 11st pin of U5 by Ra6, connect the 11st pin of U7, connect the 13rd pin of U8, connect the 1st pin of U10, the 8th pin connects the 13rd pin by resistance R 33, connect first the in parallel of Rc31 and capacitor C 31, connect the in parallel of Rc32 and capacitor C 32 again, connect the 9th pin behind connecting resistance Rc33 and capacitor C 33 in parallel again, the 13rd pin connects the 14th pin by resistance R 34, the 14th pin connects the 2nd pin of U3 by potentiometer R32, connect the 3rd pin of U4;
Described operational amplifier U3 the 1st pin joins by resistance R z and the 2nd pin, join by the 9th pin of resistance R 3 with U2, U3 the 2nd pin connects 14 pins of U2 by R32, the 3rd pin ground connection, the 4th pin meets VCC, the 5th pin, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 10th pin, the 12nd pin, the 13rd pin, the 14th pin are unsettled, and the 11st pin meets VEE;
The 1st pin of described multiplier U4 connects the 7th pin of U1, and the 3rd pin connects the 14th pin of U2, the equal ground connection of the 2nd, 4,6 pins, and the 5th pin meets VEE, and the 7th pin was connected the 2nd pin that resistance R 21 meets U2, and the 8th pin meets VCC;
The 1st pin of described operational amplifier U5 connects the 2nd pin by diode D3, the 2nd pin connects the 7th pin of U1 by resistance R a1, series connection the 1st pin by resistance R a2 and diode D4, series connection the 6th pin by resistance R a1 and resistance R a5, connect the 6th pin by resistance R a3, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, the 11st pin meets VEE, the 6th pin connects the 7th pin by resistance R a4, the 7th pin connects the 6th pin of U6, the 8th pin connects the 4th pin of U6, connects the 9th pin by resistance R a9, and the 9th pin is by series connection the 14th pin of resistance R a8 and diode D6, the 13rd pin is by series connection the 14th pin of resistance R a7 and diode D6, and the 14th pin connects the 13rd pin by diode D5;
The 2nd pin of the 1st pin U7 of described analog switch U6, the 2nd pin, the 14th pin connect positive 14V power supply, and the 3rd pin connects negative 14V power supply, the 4th pin connects the 7th pin of U10, and the 5th pin connects the 8th pin of U5, and the 6th pin connects the 7th pin of U9, the 7th pin connects the 7th pin of U5, and the 8th pin connects the 2nd pin of U3, the 9th pin by potentiometer R31, the 10th pin, the 11st pin, the 12nd pin, the 13rd pin is unsettled, the 15th pin ground connection, the 16th pin connect the 13rd pin of U7;
The 1st pin of described voltage comparator U7, the 6th pin, the 7th pin, the 8th pin, the 9th pin, the 14th pin are unsettled, the 2nd pin connects the 14V power supply by resistance R 01, series connection ground connection by diode D1 and resistance R 02, the 13rd pin connects positive 14V power supply by resistance R 03, by the series connection ground connection of diode D2 and resistance R 03;
The 1st pin of described operational amplifier U8 connects the 6th pin by resistance R s1, the 2nd pin connects the 7th pin of U1, the 3rd pin, the 5th pin, the 10th pin, the 12nd pin ground connection, the 4th pin meets VCC, and the 11st pin meets VEE, and the 6th pin connects the 7th pin by resistance R s2, the 7th pin connects the 3rd pin of U10, the 8th pin connects the 3rd pin of U9, and the 9th pin connects the 14th pin by resistance R s3, and the 13rd pin connects the 7th pin of U2;
The 1st pin of described multiplier U9 connects the 7th pin of U1, and the 3rd pin connects the 8th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 7th pin connects the 6th pin of U6, and the 8th pin meets VCC;
The 1st pin of described multiplier U10 connects the 7th pin of U2, and the 3rd pin connects the 7th pin of U8, the 2nd pin, the 4th pin, the 6th pin ground connection, and the 5th pin meets VEE, and the 4th pin the 8th pin that the 7th pin meets U6 meets VCC.
CN201210366287.0A 2012-09-27 2012-09-27 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit Expired - Fee Related CN102932133B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201210366287.0A CN102932133B (en) 2012-09-27 2012-09-27 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit
PCT/CN2013/000424 WO2014048054A1 (en) 2012-09-27 2013-04-12 Analog circuit and method for fractional-order four-system automatic switching chaotic system based on liu type system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201210366287.0A CN102932133B (en) 2012-09-27 2012-09-27 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit

Publications (2)

Publication Number Publication Date
CN102932133A true CN102932133A (en) 2013-02-13
CN102932133B CN102932133B (en) 2015-02-04

Family

ID=47646841

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201210366287.0A Expired - Fee Related CN102932133B (en) 2012-09-27 2012-09-27 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit

Country Status (2)

Country Link
CN (1) CN102932133B (en)
WO (1) WO2014048054A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
WO2014048053A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on lorenz type system
WO2014048054A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on liu type system
CN103812640A (en) * 2014-02-22 2014-05-21 滨州学院 Method and circuit for switching Liu (line interface unit) chaos system with different fraction orders and xy
CN104393982A (en) * 2014-11-11 2015-03-04 韩敬伟 0.9-order xy-containing Liu chaotic system circuit based on hybrid fractional order integrating circuit module
CN104468083A (en) * 2014-12-14 2015-03-25 王春梅 Implementation of 0.5-order y<th> power Liu chaotic system circuit based on T-type fractional order integral circuit module
CN105049179A (en) * 2015-08-19 2015-11-11 王宏国 Method and circuit for switching 0.7-order chain-type and T-type fractional order integrals

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104301091B (en) * 2014-10-23 2017-10-03 哈尔滨工程大学 A kind of fractional order switches Synchronization of Chaotic Systems circuit
CN110765722B (en) * 2019-10-25 2023-06-20 山东科技大学 Design method and analog circuit of multi-scroll chaotic switching system

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1223718B1 (en) * 2001-01-12 2004-12-01 STMicroelectronics S.r.l. Method of communicating by means of chaotic signals
CN101183929A (en) * 2007-12-18 2008-05-21 重庆邮电大学 Chaos circuit for generating multi-surround coil wave and implementing method
CN101826958A (en) * 2010-04-20 2010-09-08 江苏技术师范学院 Multi-architecture chaotic signal generator

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102932133B (en) * 2012-09-27 2015-02-04 滨州学院 Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit
CN202818324U (en) * 2012-10-08 2013-03-20 滨州学院 Fractional order four-system automatic switching analog circuit for Liu-type systems

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1223718B1 (en) * 2001-01-12 2004-12-01 STMicroelectronics S.r.l. Method of communicating by means of chaotic signals
CN101183929A (en) * 2007-12-18 2008-05-21 重庆邮电大学 Chaos circuit for generating multi-surround coil wave and implementing method
CN101826958A (en) * 2010-04-20 2010-09-08 江苏技术师范学院 Multi-architecture chaotic signal generator

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2014048053A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on lorenz type system
WO2014048054A1 (en) * 2012-09-27 2014-04-03 Wang Zhonglin Analog circuit and method for fractional-order four-system automatic switching chaotic system based on liu type system
CN103368723A (en) * 2013-07-03 2013-10-23 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
CN103368723B (en) * 2013-07-03 2017-02-15 淄博职业学院 Fractional order four-system automatic switching chaotic system method and analog circuit
CN103812640A (en) * 2014-02-22 2014-05-21 滨州学院 Method and circuit for switching Liu (line interface unit) chaos system with different fraction orders and xy
WO2015123794A1 (en) * 2014-02-22 2015-08-27 梅增霞 Liu CHAOTIC SYSTEM SWITCHING METHOD AND CIRCUIT CONTAINING xy WITH DIFFERENTFRACTIONAL ORDERS
CN104393982A (en) * 2014-11-11 2015-03-04 韩敬伟 0.9-order xy-containing Liu chaotic system circuit based on hybrid fractional order integrating circuit module
CN104468083A (en) * 2014-12-14 2015-03-25 王春梅 Implementation of 0.5-order y<th> power Liu chaotic system circuit based on T-type fractional order integral circuit module
CN105049179A (en) * 2015-08-19 2015-11-11 王宏国 Method and circuit for switching 0.7-order chain-type and T-type fractional order integrals

Also Published As

Publication number Publication date
CN102932133B (en) 2015-02-04
WO2014048054A1 (en) 2014-04-03

Similar Documents

Publication Publication Date Title
CN102904708B (en) Method for automatically switching fractional-order chaotic system by four systems based on Lu-type system and analog circuit
CN102916802A (en) Fractional-order automatic switching chaotic system method for four Lorenz type systems and analog circuit
CN102932133A (en) Method for fractional-order four-system automatic switching chaotic system based on Liu type system, and simulation circuit
CN102904709A (en) Method for automatically switching four Chen type system based fractional order chaotic systems and analog circuit
CN102385659B (en) Method for realizing fractional-order three-system automatic-switchover chaotic system and analog circuit
CN102497263B (en) Method for realizing integer order and fractional order automatic switching chaotic system and analog circuit
CN202818324U (en) Fractional order four-system automatic switching analog circuit for Liu-type systems
CN202818326U (en) Fractional order four-system automatic switching analog circuit for Chen-type systems
CN102957531B (en) Method for realizing automatic switching of seven Lorenz type chaotic systems and analog circuit
CN103368723A (en) Fractional order four-system automatic switching chaotic system method and analog circuit
CN202475442U (en) Circuit for realizing integral order and fractional order automatic switching chaotic system
CN102970128B (en) Method for achieving automatic switching of seven Chen type chaotic systems and analog circuit
CN202841154U (en) Artificial circuit achieving automatic switchover of four systems of Lu type system fractional order
CN103684746B (en) Construction method of four-dimensional hyperchaotic system without balance points and simulation circuit
CN101931526B (en) Method for implementing automatically switched chaotic system and analogue circuit
CN202818325U (en) Fractional order four-system automatic switching analog circuit for Lorenz-type systems
CN104202143A (en) Four-dimensional balance point-free hyperchaotic system based on five-simplest chaotic system, and analogue circuit
CN103034473B (en) A kind of Pseudo-random number generator
CN104240142A (en) Version difference highly-visualized exhibition method for intelligent substation secondary system configuration
CN104301090A (en) Four-dimensional chaotic system circuit with time-lag items
Xu et al. Hall algebras of odd periodic triangulated categories
CN202584687U (en) Data driving circuit of micro-current type active matrix organic light emitting diode (AMOLED) display
CN102111129A (en) Signal generator with noise signal output function and method for outputting noise signals
CN106033447A (en) Method and device for item-sets mining
Rathore et al. A systematic map method for realizing minimal logic functions of arbitrary number of variables

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
ASS Succession or assignment of patent right

Owner name: WANG ZHONGLIN

Effective date: 20141115

C41 Transfer of patent application or patent right or utility model
C53 Correction of patent of invention or patent application
CB03 Change of inventor or designer information

Inventor after: Hu Chunhua

Inventor after: Wang Zhonglin

Inventor after: Han Jingwei

Inventor before: Wang Zhonglin

Inventor before: Du Yujie

Inventor before: Han Jingwei

COR Change of bibliographic data

Free format text: CORRECT: INVENTOR; FROM: WANG ZHONGLIN DU YUJIE HAN JINGWEI TO: HU CHUNHUA WANG ZHONGLIN HAN JINGWEI

TA01 Transfer of patent application right

Effective date of registration: 20141115

Address after: 256603 the Yellow River Road, Shandong, No. five, No. 391, Binzhou

Applicant after: Binzhou College

Applicant after: Wang Zhonglin

Address before: 256603 the Yellow River Road, Shandong, No. five, No. 391, Binzhou

Applicant before: Binzhou College

C14 Grant of patent or utility model
GR01 Patent grant
ASS Succession or assignment of patent right

Free format text: FORMER OWNER: WANG ZHONGLIN

Effective date: 20150428

Owner name: GUANGDONG HUABO ENTERPRISE MANAGEMENT CONSULTING C

Free format text: FORMER OWNER: BINZHOU COLLEGE

Effective date: 20150428

C41 Transfer of patent application or patent right or utility model
COR Change of bibliographic data

Free format text: CORRECT: ADDRESS; FROM: 256603 BINZHOU, SHANDONG PROVINCE TO: 510640 GUANGZHOU, GUANGDONG PROVINCE

TR01 Transfer of patent right

Effective date of registration: 20150428

Address after: 510640 Guangdong city of Guangzhou province Tianhe District gold Yinglu No. 1 was 1106 room two

Patentee after: Guangdong Huabo Enterprise Management Consulting Co., Ltd.

Address before: 256603 the Yellow River Road, Shandong, No. five, No. 391, Binzhou

Patentee before: Binzhou College

Patentee before: Wang Zhonglin

ASS Succession or assignment of patent right

Owner name: EAST CHINA ELECTRIC POWER TEST + RESEARCH INSTITUT

Effective date: 20150716

Owner name: STATE GRID SHANGHAI ELECTRIC POWER COMPANY

Free format text: FORMER OWNER: GUANGDONG HUABO ENTERPRISE MANAGEMENT CONSULTING CO., LTD.

Effective date: 20150716

C41 Transfer of patent application or patent right or utility model
C53 Correction of patent of invention or patent application
CB03 Change of inventor or designer information

Inventor after: Hu Chunhua

Inventor after: Wang Zhonglin

Inventor after: Han Jingwei

Inventor after: Lin Yi

Inventor after: Gu Liuxing

Inventor before: Hu Chunhua

Inventor before: Wang Zhonglin

Inventor before: Han Jingwei

COR Change of bibliographic data

Free format text: CORRECT: INVENTOR; FROM: HU CHUNHUA WANG ZHONGLIN HAN JINGWEI TO: HU CHUNHUA WANG ZHONGLIN HAN JINGWEI LIN YI GU LIUXING

TR01 Transfer of patent right

Effective date of registration: 20150716

Address after: 200002 Shanghai City, Pudong New Area source deep road, No. 1122

Patentee after: State Grid Shanghai Municipal Electric Power Company

Patentee after: East China Electric Power Test & Research Institute Co., Ltd.

Address before: 510640 Guangdong city of Guangzhou province Tianhe District gold Yinglu No. 1 was 1106 room two

Patentee before: Guangdong Huabo Enterprise Management Consulting Co., Ltd.

CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20150204

Termination date: 20150927

EXPY Termination of patent right or utility model