CN101952934A - 半导体基板表面制备方法 - Google Patents

半导体基板表面制备方法 Download PDF

Info

Publication number
CN101952934A
CN101952934A CN2009801050541A CN200980105054A CN101952934A CN 101952934 A CN101952934 A CN 101952934A CN 2009801050541 A CN2009801050541 A CN 2009801050541A CN 200980105054 A CN200980105054 A CN 200980105054A CN 101952934 A CN101952934 A CN 101952934A
Authority
CN
China
Prior art keywords
substrate
semiconductor substrate
layer
oxide
silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN2009801050541A
Other languages
English (en)
Chinese (zh)
Inventor
拉德万·哈里德
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Soitec SA
Original Assignee
Soitec SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soitec SA filed Critical Soitec SA
Publication of CN101952934A publication Critical patent/CN101952934A/zh
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02043Cleaning before device manufacture, i.e. Begin-Of-Line process
    • H01L21/02052Wet cleaning only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02043Cleaning before device manufacture, i.e. Begin-Of-Line process
    • H01L21/02046Dry cleaning only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Recrystallisation Techniques (AREA)
  • Drying Of Semiconductors (AREA)
  • Weting (AREA)
  • Element Separation (AREA)
  • Pressure Welding/Diffusion-Bonding (AREA)
CN2009801050541A 2008-02-13 2009-01-23 半导体基板表面制备方法 Pending CN101952934A (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP08290138A EP2091070A1 (en) 2008-02-13 2008-02-13 Semiconductor substrate surface preparation method
EP08290138.0 2008-02-13
PCT/IB2009/000141 WO2009101494A1 (en) 2008-02-13 2009-01-23 Semiconductor substrate surface preparation method

Publications (1)

Publication Number Publication Date
CN101952934A true CN101952934A (zh) 2011-01-19

Family

ID=39638664

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2009801050541A Pending CN101952934A (zh) 2008-02-13 2009-01-23 半导体基板表面制备方法

Country Status (6)

Country Link
US (1) US8062957B2 (enExample)
EP (2) EP2091070A1 (enExample)
JP (1) JP2011512040A (enExample)
KR (1) KR20100114884A (enExample)
CN (1) CN101952934A (enExample)
WO (1) WO2009101494A1 (enExample)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105612602A (zh) * 2013-09-25 2016-05-25 Ev集团E·索尔纳有限责任公司 用于结合基板的装置及方法
CN112020763A (zh) * 2018-04-20 2020-12-01 伊文萨思粘合技术公司 用于简化的手柄晶片的dbi到si的键合

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4894390B2 (ja) * 2006-07-25 2012-03-14 信越半導体株式会社 半導体基板の製造方法
JP6030455B2 (ja) * 2013-01-16 2016-11-24 東京エレクトロン株式会社 シリコン酸化物膜の成膜方法
JP2015233130A (ja) * 2014-05-16 2015-12-24 株式会社半導体エネルギー研究所 半導体基板および半導体装置の作製方法
JP2020057810A (ja) * 2019-12-23 2020-04-09 エーファウ・グループ・エー・タルナー・ゲーエムベーハー 基板をボンディングする装置および方法

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5238865A (en) * 1990-09-21 1993-08-24 Nippon Steel Corporation Process for producing laminated semiconductor substrate
EP1179842A3 (en) * 1992-01-31 2002-09-04 Canon Kabushiki Kaisha Semiconductor substrate and method for preparing same
JP3116628B2 (ja) * 1993-01-21 2000-12-11 株式会社日本自動車部品総合研究所 吸着装置
JP2978748B2 (ja) * 1995-11-22 1999-11-15 日本電気株式会社 半導体装置の製造方法
US6007641A (en) * 1997-03-14 1999-12-28 Vlsi Technology, Inc. Integrated-circuit manufacture method with aqueous hydrogen-fluoride and nitric-acid oxide etch
TW460617B (en) * 1998-11-06 2001-10-21 United Microelectronics Corp Method for removing carbon contamination on surface of semiconductor substrate
US6709989B2 (en) * 2001-06-21 2004-03-23 Motorola, Inc. Method for fabricating a semiconductor structure including a metal oxide interface with silicon
JP2004266075A (ja) * 2003-02-28 2004-09-24 Tokyo Electron Ltd 基板処理方法
US6911375B2 (en) * 2003-06-02 2005-06-28 International Business Machines Corporation Method of fabricating silicon devices on sapphire with wafer bonding at low temperature
EP1667214B1 (en) * 2003-09-10 2012-03-21 Shin-Etsu Handotai Co., Ltd. Method for cleaning a multilayer substrate and method for bonding substrates and method for producing bonded wafer

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105612602A (zh) * 2013-09-25 2016-05-25 Ev集团E·索尔纳有限责任公司 用于结合基板的装置及方法
CN105612602B (zh) * 2013-09-25 2019-04-16 Ev 集团 E·索尔纳有限责任公司 用于结合基板的装置及方法
CN110010450A (zh) * 2013-09-25 2019-07-12 Ev 集团 E·索尔纳有限责任公司 用于结合基板的装置及方法
US10438798B2 (en) 2013-09-25 2019-10-08 Ev Group E. Thallner Gmbh Apparatus and method for bonding substrates
US11139170B2 (en) 2013-09-25 2021-10-05 Ev Group E. Thallner Gmbh Apparatus and method for bonding substrates
CN112020763A (zh) * 2018-04-20 2020-12-01 伊文萨思粘合技术公司 用于简化的手柄晶片的dbi到si的键合
CN112020763B (zh) * 2018-04-20 2024-04-09 隔热半导体粘合技术公司 用于简化的手柄晶片的dbi到si的键合

Also Published As

Publication number Publication date
US8062957B2 (en) 2011-11-22
JP2011512040A (ja) 2011-04-14
EP2091070A1 (en) 2009-08-19
EP2091074A1 (en) 2009-08-19
US20110053342A1 (en) 2011-03-03
KR20100114884A (ko) 2010-10-26
WO2009101494A1 (en) 2009-08-20

Similar Documents

Publication Publication Date Title
US7670929B2 (en) Method for direct bonding two semiconductor substrates
JP6487454B2 (ja) 層状半導体構造体の製造方法
CN101952934A (zh) 半导体基板表面制备方法
CN101292341A (zh) 绝缘体上应变硅结构的制造方法
CN102308382B (zh) 制造孔层的方法
JP4577382B2 (ja) 貼り合わせウェーハの製造方法
JP2005047792A (ja) 微細構造、特にヘテロエピタキシャル微細構造およびそのための方法
JP2006156770A (ja) 直接接合ウェーハの製造方法及び直接接合ウェーハ
KR20090042712A (ko) 미세 매립 절연층을 가지는 실리콘-온-절연물 기판들
JP2008021992A (ja) 接合界面安定化のための熱処理
CN104603930B (zh) 分离层的方法
JP5493345B2 (ja) Soiウェーハの製造方法
JP4619949B2 (ja) ウェハの表面粗さを改善する方法
JP5179401B2 (ja) 貼り合わせウェーハ及びその製造方法
JP4694372B2 (ja) ウェハの表面粗さを改善する方法
US10727106B2 (en) Method for transfer of a useful layer
US20110117514A1 (en) Silicon Firnaceware for Stressed Film
CN111630653A (zh) 可分离结构及使用所述结构的分离方法
JP5643488B2 (ja) 低応力膜を備えたsoiウェーハの製造方法
TW201009950A (en) Method for producing bonded wafer
TW499490B (en) A method of growing ultra-thin oxide layer at low temperature by carbon tetrafluoride plasma and nitrogen dioxide plasma

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C02 Deemed withdrawal of patent application after publication (patent law 2001)
WD01 Invention patent application deemed withdrawn after publication

Application publication date: 20110119