BR0109351A - Processo para a fabricação de uma estrutura semicondutora sobre um substrato - Google Patents
Processo para a fabricação de uma estrutura semicondutora sobre um substratoInfo
- Publication number
- BR0109351A BR0109351A BR0109351-7A BR0109351A BR0109351A BR 0109351 A BR0109351 A BR 0109351A BR 0109351 A BR0109351 A BR 0109351A BR 0109351 A BR0109351 A BR 0109351A
- Authority
- BR
- Brazil
- Prior art keywords
- substrate
- photoresistor
- oxide layer
- layer
- manufacture
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title abstract 5
- 238000000034 method Methods 0.000 title abstract 4
- 238000004519 manufacturing process Methods 0.000 title abstract 2
- 239000004065 semiconductor Substances 0.000 title abstract 2
- 239000002893 slag Substances 0.000 abstract 3
- 230000015572 biosynthetic process Effects 0.000 abstract 1
- 230000007547 defect Effects 0.000 abstract 1
- 238000010438 heat treatment Methods 0.000 abstract 1
- 230000000873 masking effect Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/0223—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
- H01L21/02233—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
- H01L21/02236—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor
- H01L21/02238—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor silicon in uncombined form, i.e. pure silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02255—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
- H01L21/31138—Etching organic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/3165—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation
- H01L21/31654—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself
- H01L21/31658—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe
- H01L21/31662—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe of silicon in uncombined form
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/906—Cleaning of wafer as interim step
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Semiconductor Memories (AREA)
- Formation Of Insulating Films (AREA)
- Non-Volatile Memory (AREA)
- Weting (AREA)
- Photosensitive Polymer And Photoresist Processing (AREA)
Abstract
"PROCESSO PARA A FABRICAçãO DE UMA ESTRUTURA SEMICONDUTORA SOBRE UM SUBSTRATO". Um processo para a formação de óxido de alto grau de qualidade com múltiplas camadas de espessura que têm diferentes espessuras, por eliminação de defeitos induzidos por remoção de escória. O processo inclui a formação de uma camada de óxido (2), o mascaramento da camada de óxido com uma camada de fotorresistor (8) e a revelação da camada de fotorresistor para expor pelo menos uma região (10) da camada de óxido. O substrato é então aquecido e tem a escória removida para remover qualquer resíduo que resulta da revelação do fotorresistor. Alternativamente, a camada de fotorresistor (8) pode ser submetida a cura antes do aquecimento e da remoção de escória do substrato. A camada de óxido (2) é então quimicamente atacada; e o fotorresistor (8) resistente é retirado antes de outra camada de óxido (14) ser aplicada sobre o substrato.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/532,347 US6479411B1 (en) | 2000-03-21 | 2000-03-21 | Method for forming high quality multiple thickness oxide using high temperature descum |
PCT/US2001/008824 WO2001071793A2 (en) | 2000-03-21 | 2001-03-20 | Method for forming high quality multiple thickness oxide layers by using high temperature descum |
Publications (1)
Publication Number | Publication Date |
---|---|
BR0109351A true BR0109351A (pt) | 2002-12-03 |
Family
ID=24121405
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
BR0109351-7A BR0109351A (pt) | 2000-03-21 | 2001-03-20 | Processo para a fabricação de uma estrutura semicondutora sobre um substrato |
Country Status (7)
Country | Link |
---|---|
US (1) | US6479411B1 (pt) |
EP (1) | EP1266400A2 (pt) |
JP (1) | JP4846162B2 (pt) |
KR (1) | KR100737984B1 (pt) |
CN (1) | CN1198324C (pt) |
BR (1) | BR0109351A (pt) |
WO (1) | WO2001071793A2 (pt) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6573192B1 (en) * | 2000-09-21 | 2003-06-03 | Infineon Technologies Ag | Dual thickness gate oxide fabrication method using plasma surface treatment |
KR100520684B1 (ko) * | 2003-11-19 | 2005-10-11 | 주식회사 하이닉스반도체 | 플래쉬 메모리 소자의 제조 방법 |
US7271105B2 (en) * | 2004-03-17 | 2007-09-18 | Lexmark International, Inc. | Method for making a micro-fluid ejection device |
US7276450B2 (en) * | 2005-11-01 | 2007-10-02 | International Business Machines Corporation | Etching processes using C4F8 for silicon dioxide and CF4 for titanium nitride |
CN109698125A (zh) * | 2018-12-20 | 2019-04-30 | 中国科学院微电子研究所 | 定向自组装模板转移方法 |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5122449B2 (pt) * | 1971-09-03 | 1976-07-09 | ||
US4591547A (en) | 1982-10-20 | 1986-05-27 | General Instrument Corporation | Dual layer positive photoresist process and devices |
US4496423A (en) | 1983-11-14 | 1985-01-29 | Gca Corporation | Gas feed for reactive ion etch system |
EP0143437B1 (de) * | 1983-11-26 | 1988-07-27 | BASF Aktiengesellschaft | Verfahren zur Herstellung von Resistmustern und für dieses Verfahren geeigneter Trockenresist |
JPS63288069A (ja) * | 1987-05-20 | 1988-11-25 | Nec Corp | Mos型半導体素子の製造方法 |
DE3873846T2 (de) | 1987-07-16 | 1993-03-04 | Texas Instruments Inc | Behandlungsapparat und verfahren. |
US5016332A (en) * | 1990-04-13 | 1991-05-21 | Branson International Plasma Corporation | Plasma reactor and process with wafer temperature control |
JPH0427113A (ja) | 1990-04-23 | 1992-01-30 | Tadahiro Omi | レジスト処理装置、レジスト処理方法及びレジストパターン |
DE69131878T2 (de) | 1990-09-21 | 2000-07-20 | Dai Nippon Printing Co., Ltd. | Verfahren zur Herstellung einer Phasenverschiebungs-Photomaske |
US5106770A (en) | 1990-11-16 | 1992-04-21 | Gte Laboratories Incorporated | Method of manufacturing semiconductor devices |
US5356486A (en) | 1991-03-04 | 1994-10-18 | Applied Materials, Inc. | Combined wafer support and temperature monitoring device |
JPH04369211A (ja) * | 1991-06-18 | 1992-12-22 | Fujitsu Ltd | レジストベーク方法及びレジストベーク装置 |
US5171393A (en) | 1991-07-29 | 1992-12-15 | Moffat William A | Wafer processing apparatus |
JPH0845831A (ja) * | 1994-07-30 | 1996-02-16 | Mitsumi Electric Co Ltd | ポジレジスト膜の残存ガス除去方法 |
EP0819266B1 (en) | 1995-04-03 | 2000-08-23 | The Dow Chemical Company | Photodefineable compositions |
US5672521A (en) | 1995-11-21 | 1997-09-30 | Advanced Micro Devices, Inc. | Method of forming multiple gate oxide thicknesses on a wafer substrate |
US5882489A (en) | 1996-04-26 | 1999-03-16 | Ulvac Technologies, Inc. | Processes for cleaning and stripping photoresist from surfaces of semiconductor wafers |
US5926708A (en) | 1997-05-20 | 1999-07-20 | International Business Machines Corp. | Method for providing multiple gate oxide thicknesses on the same wafer |
GB2339479B (en) * | 1998-07-02 | 2003-02-26 | Samsung Electronics Co Ltd | Method of forming a semiconductor device pattern |
US6130169A (en) * | 1999-05-21 | 2000-10-10 | Advanced Micro Devices, Inc. | Efficient in-situ resist strip process for heavy polymer metal etch |
-
2000
- 2000-03-21 US US09/532,347 patent/US6479411B1/en not_active Expired - Fee Related
-
2001
- 2001-03-20 BR BR0109351-7A patent/BR0109351A/pt not_active Application Discontinuation
- 2001-03-20 EP EP01918843A patent/EP1266400A2/en not_active Ceased
- 2001-03-20 JP JP2001569874A patent/JP4846162B2/ja not_active Expired - Fee Related
- 2001-03-20 KR KR1020027012481A patent/KR100737984B1/ko not_active IP Right Cessation
- 2001-03-20 WO PCT/US2001/008824 patent/WO2001071793A2/en active Application Filing
- 2001-03-20 CN CNB018068774A patent/CN1198324C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
WO2001071793A3 (en) | 2002-01-03 |
KR20020091148A (ko) | 2002-12-05 |
CN1198324C (zh) | 2005-04-20 |
US6479411B1 (en) | 2002-11-12 |
EP1266400A2 (en) | 2002-12-18 |
JP4846162B2 (ja) | 2011-12-28 |
KR100737984B1 (ko) | 2007-07-13 |
JP2003528464A (ja) | 2003-09-24 |
CN1418372A (zh) | 2003-05-14 |
WO2001071793A2 (en) | 2001-09-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2017131497A1 (ko) | 필름 마스크, 이의 제조방법 및 이를 이용한 패턴 형성 방법 | |
US7846617B2 (en) | Pattern forming method and phase shift mask manufacturing method | |
TW201248717A (en) | Method of reducing striation on a sidewall of a recess | |
JP2631849B2 (ja) | 剥離剤組成物 | |
CN102236247A (zh) | 光掩膜的制作方法 | |
TWI342583B (en) | Method for repairing bridge in photo mask | |
BR0109351A (pt) | Processo para a fabricação de uma estrutura semicondutora sobre um substrato | |
TW201831985A (zh) | 光罩及其製造方法 | |
TW200819006A (en) | Methods of forming individual formed-on-foil thin capacitors for embedding inside printed wiring boards and semiconductor packages | |
JP2009139975A5 (pt) | ||
KR101037491B1 (ko) | 반도체소자의 3층 레지스트 패턴 형성방법 | |
TW200412478A (en) | Method of repairing attenuate phase shift mask | |
TW201030453A (en) | Method of manufacturing a photomask and method of transferring a pattern by the use of the photomask | |
TW200842492A (en) | A method for protecting a mask blank and a method for recycling a mask blank | |
JPS6239014A (ja) | 微細パタ−ンの形成方法 | |
KR101051165B1 (ko) | 반도체 소자의 리소그라피 방법 | |
JPS6045242A (ja) | パターン形成方法 | |
JPH03282553A (ja) | レジストパターンの形成方法 | |
TW452849B (en) | Micro lithography platform | |
TW417042B (en) | Method of making attenuated phase shift mask | |
TWI257659B (en) | Method for processing photoresist | |
KR950012602A (ko) | 금속배선 형성 방법 | |
KR970053120A (ko) | 반도체장치의 제조방법 | |
KR950027922A (ko) | 반도체 제조용 마스크 제조방법 | |
KR970018041A (ko) | 반도체 소자의 미세 콘택홀 형성 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
B11A | Dismissal acc. art.33 of ipl - examination not requested within 36 months of filing | ||
B11Y | Definitive dismissal - extension of time limit for request of examination expired [chapter 11.1.1 patent gazette] |