ATE526684T1 - Halbleiterstruktur mit einem hfsin metallischen gatter und herstellungsverfahren - Google Patents
Halbleiterstruktur mit einem hfsin metallischen gatter und herstellungsverfahrenInfo
- Publication number
- ATE526684T1 ATE526684T1 AT05826298T AT05826298T ATE526684T1 AT E526684 T1 ATE526684 T1 AT E526684T1 AT 05826298 T AT05826298 T AT 05826298T AT 05826298 T AT05826298 T AT 05826298T AT E526684 T1 ATE526684 T1 AT E526684T1
- Authority
- AT
- Austria
- Prior art keywords
- hfsin
- manufacturing
- semiconductor structure
- metallic gate
- interfacial layer
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title 1
- 239000004065 semiconductor Substances 0.000 title 1
- 239000002184 metal Substances 0.000 abstract 2
- 229910004200 TaSiN Inorganic materials 0.000 abstract 1
- 238000000137 annealing Methods 0.000 abstract 1
- 150000001875 compounds Chemical class 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28088—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being a composite, e.g. TiN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Composite Materials (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/035,369 US20060151846A1 (en) | 2005-01-13 | 2005-01-13 | Method of forming HfSiN metal for n-FET applications |
| PCT/US2005/043555 WO2006076087A2 (en) | 2005-01-13 | 2005-12-02 | METHOD OF FORMING HfSiN METAL FOR n-FET APPLICATIONS |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE526684T1 true ATE526684T1 (de) | 2011-10-15 |
Family
ID=36652441
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT05826298T ATE526684T1 (de) | 2005-01-13 | 2005-12-02 | Halbleiterstruktur mit einem hfsin metallischen gatter und herstellungsverfahren |
Country Status (7)
| Country | Link |
|---|---|
| US (3) | US20060151846A1 (enExample) |
| EP (1) | EP1836732B1 (enExample) |
| JP (1) | JP5160238B2 (enExample) |
| CN (2) | CN101789370B (enExample) |
| AT (1) | ATE526684T1 (enExample) |
| TW (1) | TW200636870A (enExample) |
| WO (1) | WO2006076087A2 (enExample) |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060151846A1 (en) * | 2005-01-13 | 2006-07-13 | International Business Machines Corporation | Method of forming HfSiN metal for n-FET applications |
| JP2006245461A (ja) * | 2005-03-07 | 2006-09-14 | Sony Corp | 半導体装置およびその製造方法 |
| US7301219B2 (en) * | 2005-06-06 | 2007-11-27 | Macronix International Co., Ltd. | Electrically erasable programmable read only memory (EEPROM) cell and method for making the same |
| JP4455427B2 (ja) * | 2005-06-29 | 2010-04-21 | 株式会社東芝 | 半導体装置及びその製造方法 |
| US7425497B2 (en) * | 2006-01-20 | 2008-09-16 | International Business Machines Corporation | Introduction of metal impurity to change workfunction of conductive electrodes |
| US7611979B2 (en) * | 2007-02-12 | 2009-11-03 | International Business Machines Corporation | Metal gates with low charge trapping and enhanced dielectric reliability characteristics for high-k gate dielectric stacks |
| US7648868B2 (en) * | 2007-10-31 | 2010-01-19 | International Business Machines Corporation | Metal-gated MOSFET devices having scaled gate stack thickness |
| EP2123789A1 (en) * | 2008-05-15 | 2009-11-25 | Eifeler Werkzeuge GmbH | A method of producing hard coatings |
| US8350341B2 (en) | 2010-04-09 | 2013-01-08 | International Business Machines Corporation | Method and structure for work function engineering in transistors including a high dielectric constant gate insulator and metal gate (HKMG) |
| US8633534B2 (en) * | 2010-12-22 | 2014-01-21 | Intel Corporation | Transistor channel mobility using alternate gate dielectric materials |
| US8916427B2 (en) * | 2013-05-03 | 2014-12-23 | Texas Instruments Incorporated | FET dielectric reliability enhancement |
| KR102392059B1 (ko) * | 2013-07-29 | 2022-04-28 | 삼성전자주식회사 | 반도체 소자 및 그 제조 방법 |
| CN106158601A (zh) * | 2015-03-26 | 2016-11-23 | 比亚迪股份有限公司 | SiC基器件的栅介质层结构及栅介质层的形成方法 |
| CN105448742B (zh) * | 2015-12-30 | 2019-02-26 | 东莞市义仁汽车租赁有限公司 | 一种碳化硅材料上制备栅介质的方法 |
| US10446400B2 (en) * | 2017-10-20 | 2019-10-15 | Samsung Electronics Co., Ltd. | Method of forming multi-threshold voltage devices and devices so formed |
| CN110993603A (zh) * | 2019-12-09 | 2020-04-10 | 中国科学院微电子研究所 | 半导体结构及其形成方法 |
Family Cites Families (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6861356B2 (en) * | 1997-11-05 | 2005-03-01 | Tokyo Electron Limited | Method of forming a barrier film and method of forming wiring structure and electrodes of semiconductor device having a barrier film |
| US6313539B1 (en) * | 1997-12-24 | 2001-11-06 | Sharp Kabushiki Kaisha | Semiconductor memory device and production method of the same |
| US6413386B1 (en) * | 2000-07-19 | 2002-07-02 | International Business Machines Corporation | Reactive sputtering method for forming metal-silicon layer |
| JP2003069011A (ja) * | 2001-08-27 | 2003-03-07 | Hitachi Ltd | 半導体装置とその製造方法 |
| US20030111678A1 (en) * | 2001-12-14 | 2003-06-19 | Luigi Colombo | CVD deposition of M-SION gate dielectrics |
| US6797525B2 (en) * | 2002-05-22 | 2004-09-28 | Agere Systems Inc. | Fabrication process for a semiconductor device having a metal oxide dielectric material with a high dielectric constant, annealed with a buffered anneal process |
| AU2003273328A1 (en) * | 2002-09-18 | 2004-04-08 | Infineon Technologies Ag | Nitride and polysilicon interface with titanium layer |
| US6858524B2 (en) * | 2002-12-03 | 2005-02-22 | Asm International, Nv | Method of depositing barrier layer for metal gates |
| CN1263147C (zh) * | 2002-12-09 | 2006-07-05 | 旺宏电子股份有限公司 | 具有高介电常数隧穿介电层只读存储器的结构与制造方法 |
| US6803611B2 (en) * | 2003-01-03 | 2004-10-12 | Texas Instruments Incorporated | Use of indium to define work function of p-type doped polysilicon |
| JP2004221467A (ja) * | 2003-01-17 | 2004-08-05 | Fujitsu Ltd | 半導体装置及びその製造方法 |
| US6852645B2 (en) * | 2003-02-13 | 2005-02-08 | Texas Instruments Incorporated | High temperature interface layer growth for high-k gate dielectric |
| JP4489368B2 (ja) * | 2003-03-24 | 2010-06-23 | 株式会社日立製作所 | 半導体装置およびその製造方法 |
| JP2005005603A (ja) * | 2003-06-13 | 2005-01-06 | Toshiba Corp | 半導体装置及びその製造方法 |
| US7202186B2 (en) * | 2003-07-31 | 2007-04-10 | Tokyo Electron Limited | Method of forming uniform ultra-thin oxynitride layers |
| WO2005013348A2 (en) * | 2003-07-31 | 2005-02-10 | Tokyo Electron Limited | Formation of ultra-thin oxide and oxynitride layers by self-limiting interfacial oxidation |
| US6974779B2 (en) * | 2003-09-16 | 2005-12-13 | Tokyo Electron Limited | Interfacial oxidation process for high-k gate dielectric process integration |
| JP3790242B2 (ja) * | 2003-09-26 | 2006-06-28 | 株式会社東芝 | 半導体装置及びその製造方法 |
| US7351626B2 (en) * | 2003-12-18 | 2008-04-01 | Texas Instruments Incorporated | Method for controlling defects in gate dielectrics |
| US7737051B2 (en) * | 2004-03-10 | 2010-06-15 | Tokyo Electron Limited | Silicon germanium surface layer for high-k dielectric integration |
| JP2005317647A (ja) * | 2004-04-27 | 2005-11-10 | Toshiba Corp | 半導体装置及びその製造方法 |
| US7098516B2 (en) * | 2004-05-24 | 2006-08-29 | Texas Instruments Incorporated | Refractory metal-based electrodes for work function setting in semiconductor devices |
| US8399934B2 (en) * | 2004-12-20 | 2013-03-19 | Infineon Technologies Ag | Transistor device |
| US7282773B2 (en) * | 2004-09-14 | 2007-10-16 | Advanced Micro Devices Inc. | Semiconductor device with high-k dielectric layer |
| US20060068603A1 (en) * | 2004-09-30 | 2006-03-30 | Tokyo Electron Limited | A method for forming a thin complete high-permittivity dielectric layer |
| US7361608B2 (en) * | 2004-09-30 | 2008-04-22 | Tokyo Electron Limited | Method and system for forming a feature in a high-k layer |
| JP2006114747A (ja) * | 2004-10-15 | 2006-04-27 | Seiko Epson Corp | 半導体装置の製造方法 |
| US20060151846A1 (en) * | 2005-01-13 | 2006-07-13 | International Business Machines Corporation | Method of forming HfSiN metal for n-FET applications |
-
2005
- 2005-01-13 US US11/035,369 patent/US20060151846A1/en not_active Abandoned
- 2005-12-02 JP JP2007551254A patent/JP5160238B2/ja not_active Expired - Fee Related
- 2005-12-02 CN CN2010101366125A patent/CN101789370B/zh not_active Expired - Fee Related
- 2005-12-02 WO PCT/US2005/043555 patent/WO2006076087A2/en not_active Ceased
- 2005-12-02 CN CN2005800465277A patent/CN101401211B/zh not_active Expired - Fee Related
- 2005-12-02 AT AT05826298T patent/ATE526684T1/de not_active IP Right Cessation
- 2005-12-02 EP EP05826298A patent/EP1836732B1/en not_active Expired - Lifetime
-
2006
- 2006-01-09 TW TW095100785A patent/TW200636870A/zh unknown
-
2007
- 2007-10-19 US US11/875,524 patent/US7521346B2/en not_active Expired - Fee Related
-
2008
- 2008-06-18 US US12/141,476 patent/US20080245658A1/en not_active Abandoned
Also Published As
| Publication number | Publication date |
|---|---|
| CN101789370A (zh) | 2010-07-28 |
| EP1836732A2 (en) | 2007-09-26 |
| CN101401211B (zh) | 2012-03-21 |
| TW200636870A (en) | 2006-10-16 |
| CN101401211A (zh) | 2009-04-01 |
| US20080245658A1 (en) | 2008-10-09 |
| EP1836732B1 (en) | 2011-09-28 |
| JP5160238B2 (ja) | 2013-03-13 |
| US7521346B2 (en) | 2009-04-21 |
| JP2008530770A (ja) | 2008-08-07 |
| EP1836732A4 (en) | 2009-07-01 |
| CN101789370B (zh) | 2012-05-30 |
| US20060151846A1 (en) | 2006-07-13 |
| US20080038905A1 (en) | 2008-02-14 |
| WO2006076087A2 (en) | 2006-07-20 |
| WO2006076087A3 (en) | 2008-11-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8932923B2 (en) | Semiconductor gate structure for threshold voltage modulation and method of making same | |
| ATE526684T1 (de) | Halbleiterstruktur mit einem hfsin metallischen gatter und herstellungsverfahren | |
| Gusev et al. | Advanced high-κ dielectric stacks with polySi and metal gates: Recent progress and current challenges | |
| Vitale et al. | Work-function-tuned TiN metal gate FDSOI transistors for subthreshold operation | |
| JP5584823B2 (ja) | 炭化珪素半導体装置 | |
| US9496143B2 (en) | Metal gate structure for midgap semiconductor device and method of making same | |
| Ando et al. | High mobility high-Ge-content SiGe PMOSFETs using Al 2 O 3/HfO 2 stacks with in-situ O 3 treatment | |
| CN102299061B (zh) | 一种半导体器件的制造方法 | |
| CN102110650A (zh) | 一种半导体器件及其制造方法 | |
| CN103378008A (zh) | 双金属栅极cmos器件及其制造方法 | |
| US20140141598A1 (en) | Method to improve reliability of replacement gate device | |
| Ren et al. | Fermi-level pinning induced thermal instability in the effective work function of TaN in TaN/SiO/sub 2/gate stack | |
| CN104377236B (zh) | 一种栅堆叠及其制造方法 | |
| JP2009176997A5 (enExample) | ||
| TW200629539A (en) | TiC as a thermally stable p-metal carbide on high k SiO2 gate stacks | |
| CN104425620B (zh) | 半导体器件及其制造方法 | |
| US7495298B2 (en) | Insulating buffer film and high dielectric constant semiconductor device and method for fabricating the same | |
| Zhang et al. | Impact of channel orientation on electrical properties of Ge p-and n-MOSFETs with 1-nm EOT Al 2 O 3/GeO x/Ge gate-stacks fabricated by plasma postoxidation | |
| CN102299077B (zh) | 一种半导体器件及其制造方法 | |
| CN102044442A (zh) | 一种改善高介电常数栅介质界面特性的方法 | |
| JP5197986B2 (ja) | 半導体装置の製造装置 | |
| Chen et al. | Optimization of SiGe interface properties with ozone oxidation and a stacked HfO2/Al2O3 dielectric for a SiGe channel FinFET transistor | |
| WO2007105413A1 (ja) | 半導体装置 | |
| Lee et al. | H 2 high pressure annealed Y-doped ZrO 2 gate dielectric with an EOT of 0.57 nm for Ge MOSFETs | |
| US9768171B2 (en) | Method to form dual tin layers as pFET work metal stack |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |