ATE488010T1 - Schaltkreis und verfahren zur unterteilung einer camram-bank durch steuerung einer virtuellen masse - Google Patents
Schaltkreis und verfahren zur unterteilung einer camram-bank durch steuerung einer virtuellen masseInfo
- Publication number
- ATE488010T1 ATE488010T1 AT06846190T AT06846190T ATE488010T1 AT E488010 T1 ATE488010 T1 AT E488010T1 AT 06846190 T AT06846190 T AT 06846190T AT 06846190 T AT06846190 T AT 06846190T AT E488010 T1 ATE488010 T1 AT E488010T1
- Authority
- AT
- Austria
- Prior art keywords
- circuit
- bank
- sub
- virtual ground
- cam
- Prior art date
Links
- 238000007599 discharging Methods 0.000 abstract 2
- 230000003362 replicative effect Effects 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C15/00—Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
- G11C15/04—Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores using semiconductor elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C15/00—Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Static Random-Access Memory (AREA)
- Dram (AREA)
- Memory System (AREA)
- High-Pressure Fuel Injection Pump Control (AREA)
- Placing Or Removing Of Piles Or Sheet Piles, Or Accessories Thereof (AREA)
- Earth Drilling (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/262,062 US7242600B2 (en) | 2005-10-28 | 2005-10-28 | Circuit and method for subdividing a CAMRAM bank by controlling a virtual ground |
PCT/US2006/060370 WO2007051204A1 (en) | 2005-10-28 | 2006-10-30 | Circuit and method for subdividing a camram bank by controlling a virtual ground |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE488010T1 true ATE488010T1 (de) | 2010-11-15 |
Family
ID=37847007
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT06846190T ATE488010T1 (de) | 2005-10-28 | 2006-10-30 | Schaltkreis und verfahren zur unterteilung einer camram-bank durch steuerung einer virtuellen masse |
Country Status (10)
Country | Link |
---|---|
US (1) | US7242600B2 (de) |
EP (1) | EP1941513B1 (de) |
JP (2) | JP5096353B2 (de) |
KR (1) | KR100958222B1 (de) |
CN (1) | CN101346775B (de) |
AT (1) | ATE488010T1 (de) |
DE (1) | DE602006018178D1 (de) |
IL (1) | IL191128A0 (de) |
TW (1) | TWI308755B (de) |
WO (1) | WO2007051204A1 (de) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7796418B2 (en) * | 2008-03-19 | 2010-09-14 | Broadcom Corporation | Programmable memory cell |
US8773880B2 (en) | 2011-06-23 | 2014-07-08 | Netlogic Microsystems, Inc. | Content addressable memory array having virtual ground nodes |
US8837188B1 (en) * | 2011-06-23 | 2014-09-16 | Netlogic Microsystems, Inc. | Content addressable memory row having virtual ground and charge sharing |
US8654555B2 (en) * | 2012-06-04 | 2014-02-18 | Raytheon Company | ROIC control signal generator |
JP6392082B2 (ja) * | 2014-10-31 | 2018-09-19 | ルネサスエレクトロニクス株式会社 | 半導体記憶装置 |
US10289752B2 (en) * | 2016-12-12 | 2019-05-14 | Intel Corporation | Accelerator for gather-update-scatter operations including a content-addressable memory (CAM) and CAM controller |
US11158364B2 (en) | 2019-05-31 | 2021-10-26 | Micron Technology, Inc. | Apparatuses and methods for tracking victim rows |
US11158373B2 (en) | 2019-06-11 | 2021-10-26 | Micron Technology, Inc. | Apparatuses, systems, and methods for determining extremum numerical values |
US11967377B2 (en) * | 2021-01-08 | 2024-04-23 | Mediatek Singapore Pte. Ltd. | Dynamically gated search lines for low-power multi-stage content addressable memory |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58122693A (ja) * | 1982-01-14 | 1983-07-21 | Nippon Telegr & Teleph Corp <Ntt> | メモリ回路 |
JPH0746506B2 (ja) * | 1985-09-30 | 1995-05-17 | 株式会社東芝 | 半導体メモリ装置 |
JPH0421997A (ja) * | 1990-05-16 | 1992-01-24 | Nec Corp | 連想記憶回路 |
JPH0438797A (ja) * | 1990-06-04 | 1992-02-07 | Kawasaki Steel Corp | 連想メモリの比較回路 |
JPH04182993A (ja) * | 1990-11-19 | 1992-06-30 | Toshiba Corp | 連想メモリセル |
JPH087580A (ja) * | 1994-06-23 | 1996-01-12 | Hitachi Ltd | 半導体記憶装置および情報処理装置 |
JP2836596B2 (ja) * | 1996-08-02 | 1998-12-14 | 日本電気株式会社 | 連想メモリ |
US5796650A (en) * | 1997-05-19 | 1998-08-18 | Lsi Logic Corporation | Memory circuit including write control unit wherein subthreshold leakage may be reduced |
JP3095064B2 (ja) * | 1997-09-08 | 2000-10-03 | 日本電気株式会社 | 連想記憶装置 |
JP3190868B2 (ja) * | 1997-11-21 | 2001-07-23 | エヌイーシーマイクロシステム株式会社 | 連想メモリ装置 |
US5986923A (en) * | 1998-05-06 | 1999-11-16 | Hewlett-Packard Company | Method and apparatus for improving read/write stability of a single-port SRAM cell |
WO2002059896A1 (en) * | 2001-01-26 | 2002-08-01 | Koninklijke Philips Electronics N.V. | Power saving semi-conductor integrated circuit |
US6700827B2 (en) * | 2001-02-08 | 2004-03-02 | Integrated Device Technology, Inc. | Cam circuit with error correction |
JP2004164395A (ja) * | 2002-11-14 | 2004-06-10 | Renesas Technology Corp | アドレス変換装置 |
US7019999B1 (en) * | 2003-10-08 | 2006-03-28 | Netlogic Microsystems, Inc | Content addressable memory with latching sense amplifier |
KR100604876B1 (ko) * | 2004-07-02 | 2006-07-31 | 삼성전자주식회사 | 다양한 pvt 변화에 대해서도 안정적인 버츄얼 레일스킴을 적용한 sram 장치 |
US7050318B1 (en) * | 2004-10-01 | 2006-05-23 | Netlogic Microsystems, Inc. | Selective match line pre-charging in a CAM device using pre-compare operations |
-
2005
- 2005-10-28 US US11/262,062 patent/US7242600B2/en active Active
-
2006
- 2006-10-27 TW TW095139660A patent/TWI308755B/zh not_active IP Right Cessation
- 2006-10-30 AT AT06846190T patent/ATE488010T1/de not_active IP Right Cessation
- 2006-10-30 EP EP06846190A patent/EP1941513B1/de not_active Not-in-force
- 2006-10-30 WO PCT/US2006/060370 patent/WO2007051204A1/en active Application Filing
- 2006-10-30 KR KR1020087012868A patent/KR100958222B1/ko not_active IP Right Cessation
- 2006-10-30 CN CN2006800491064A patent/CN101346775B/zh not_active Expired - Fee Related
- 2006-10-30 DE DE602006018178T patent/DE602006018178D1/de active Active
- 2006-10-30 JP JP2008538209A patent/JP5096353B2/ja not_active Expired - Fee Related
-
2008
- 2008-04-28 IL IL191128A patent/IL191128A0/en unknown
-
2012
- 2012-07-30 JP JP2012168459A patent/JP2013012287A/ja not_active Ceased
Also Published As
Publication number | Publication date |
---|---|
US20070097722A1 (en) | 2007-05-03 |
EP1941513A1 (de) | 2008-07-09 |
JP5096353B2 (ja) | 2012-12-12 |
IL191128A0 (en) | 2008-12-29 |
DE602006018178D1 (de) | 2010-12-23 |
JP2013012287A (ja) | 2013-01-17 |
CN101346775B (zh) | 2012-04-18 |
JP2009514139A (ja) | 2009-04-02 |
CN101346775A (zh) | 2009-01-14 |
WO2007051204A1 (en) | 2007-05-03 |
EP1941513B1 (de) | 2010-11-10 |
US7242600B2 (en) | 2007-07-10 |
KR20080068896A (ko) | 2008-07-24 |
TWI308755B (en) | 2009-04-11 |
KR100958222B1 (ko) | 2010-05-17 |
TW200731262A (en) | 2007-08-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE488010T1 (de) | Schaltkreis und verfahren zur unterteilung einer camram-bank durch steuerung einer virtuellen masse | |
WO2010078540A3 (en) | Spare block management in non-volatile memories | |
WO2006088762A3 (en) | Distributed supply current switch circuits for enabling individual power domains | |
WO2007081466A3 (en) | System and method for operating components of an integrated circuit at independent frequencies and/or voltages | |
ATE481599T1 (de) | Verfahren und schaltungsanordnung zur sicheren ansteuerung von aktoren, sensoren und/oder verbrauchern in einem diese enthaltenden elektrischen hausgerät | |
JP2016001515A5 (de) | ||
US9330751B2 (en) | SRAM wordline driver supply block with multiple modes | |
CN102053567B (zh) | 一种安全的上电时序控制电路系统 | |
TWI346341B (en) | Method and system for storing logical data blocks into flash-blocks in multiple non-volatile memories which are connected to at least one common data i/o bus | |
WO2009109571A3 (de) | Marines sicherheitssystem | |
CN112602040B (zh) | 集成电路设备及其操作方法 | |
WO2005109436A3 (en) | Charge pump clock for non-volatile memories | |
TW200702992A (en) | Methods and apparatus for dynamically managing banked memory | |
WO2007005484A3 (en) | Device and method to reduce simultaneous switching noise | |
WO2010059490A3 (en) | Replacing defective memory blocks in response to external addresses | |
KR101692102B1 (ko) | 슈트-스루 전류 격리를 가진 레벨 시프터 | |
KR20150042808A (ko) | 오프-상태 커패시턴스 감소를 지닌 멀티-스루 안테나 스위치 | |
CN103226533B (zh) | 一种通过并行总线扩展mdio接口的装置及其实现方法 | |
WO2017116690A1 (en) | Apparatuses and methods for exiting low power states in memory devices | |
AU2003257066A8 (en) | Reducing ngr-p75 mediated by inhibition of axon regeneration | |
US8971147B2 (en) | Control gate word line driver circuit for multigate memory | |
DE602006002285D1 (de) | Steuerschaltung für Kondensatorentladungszündsystem | |
US9202541B2 (en) | Semiconductor apparatus configured to reduce data processing performance | |
CN104636151A (zh) | 基于应用存储器的fpga芯片配置结构和配置方法 | |
CA2429877A1 (en) | Echo canceller employing h-register and storage register |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |