ATE139060T1 - Verfahren zur herstellung eines mos-transistors - Google Patents
Verfahren zur herstellung eines mos-transistorsInfo
- Publication number
- ATE139060T1 ATE139060T1 AT92104520T AT92104520T ATE139060T1 AT E139060 T1 ATE139060 T1 AT E139060T1 AT 92104520 T AT92104520 T AT 92104520T AT 92104520 T AT92104520 T AT 92104520T AT E139060 T1 ATE139060 T1 AT E139060T1
- Authority
- AT
- Austria
- Prior art keywords
- producing
- mos transistor
- doped
- conductivity type
- layer
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title 1
- 238000000407 epitaxy Methods 0.000 abstract 1
- 239000011521 glass Substances 0.000 abstract 1
- 239000000758 substrate Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/228—Channel regions of field-effect devices of FETs having delta-doped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/314—Channel regions of field-effect devices of FETs of IGFETs having vertical doping variations
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE4113755 | 1991-04-26 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE139060T1 true ATE139060T1 (de) | 1996-06-15 |
Family
ID=6430471
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT92104520T ATE139060T1 (de) | 1991-04-26 | 1992-03-16 | Verfahren zur herstellung eines mos-transistors |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US5212104A (enExample) |
| EP (1) | EP0510349B1 (enExample) |
| JP (1) | JPH05145070A (enExample) |
| KR (1) | KR100313469B1 (enExample) |
| AT (1) | ATE139060T1 (enExample) |
| DE (1) | DE59206456D1 (enExample) |
| TW (1) | TW211081B (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04299569A (ja) * | 1991-03-27 | 1992-10-22 | Nec Corp | Soisの製造方法及びトランジスタとその製造方法 |
| US5559368A (en) * | 1994-08-30 | 1996-09-24 | The Regents Of The University Of California | Dynamic threshold voltage mosfet having gate to body connection for ultra-low voltage operation |
| EP1286398B1 (en) * | 2000-05-31 | 2006-10-04 | Matsushita Electric Industrial Co., Ltd. | Misfet |
| JP2004517466A (ja) | 2000-08-29 | 2004-06-10 | ボイシ ステイト ユニヴァーシティー | ダマシン・ダブルゲート・トランジスタ及びこれに関連する製造方法 |
| DE102006009226B9 (de) * | 2006-02-28 | 2011-03-10 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zum Herstellen eines Transistors mit einer erhöhten Schwellwertstabilität ohne Durchlass-Strombeeinträchtigung und Transistor |
| KR20230032984A (ko) * | 2021-08-31 | 2023-03-07 | 인벤션 앤드 콜라보레이션 라보라토리 피티이. 엘티디. | 표준 셀 구조 |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2911726C2 (de) * | 1978-03-27 | 1985-08-01 | Ncr Corp., Dayton, Ohio | Verfahren zur Herstellung eines Feldeffekttransistors |
| JPS5750452A (en) * | 1980-09-12 | 1982-03-24 | Fujitsu Ltd | Semiconductor device |
| JPS58157169A (ja) * | 1982-03-15 | 1983-09-19 | Sharp Corp | 半導体装置 |
| JPS5910278A (ja) * | 1983-06-24 | 1984-01-19 | Hitachi Ltd | 半導体装置 |
| JPS59188175A (ja) * | 1984-02-01 | 1984-10-25 | Hitachi Ltd | 半導体装置 |
| JPS61116875A (ja) * | 1985-11-13 | 1986-06-04 | Hitachi Ltd | 半導体装置 |
| US4908678A (en) * | 1986-10-08 | 1990-03-13 | Semiconductor Energy Laboratory Co., Ltd. | FET with a super lattice channel |
| JPH01204411A (ja) * | 1988-02-09 | 1989-08-17 | Nec Corp | 半導体装置の製造方法 |
-
1992
- 1992-03-09 US US07/848,238 patent/US5212104A/en not_active Expired - Fee Related
- 1992-03-16 AT AT92104520T patent/ATE139060T1/de not_active IP Right Cessation
- 1992-03-16 EP EP92104520A patent/EP0510349B1/de not_active Expired - Lifetime
- 1992-03-16 DE DE59206456T patent/DE59206456D1/de not_active Expired - Fee Related
- 1992-04-21 TW TW081103106A patent/TW211081B/zh active
- 1992-04-22 JP JP4130120A patent/JPH05145070A/ja not_active Withdrawn
- 1992-04-27 KR KR1019920007106A patent/KR100313469B1/ko not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US5212104A (en) | 1993-05-18 |
| KR100313469B1 (ko) | 2001-12-28 |
| KR920020758A (ko) | 1992-11-21 |
| EP0510349B1 (de) | 1996-06-05 |
| EP0510349A1 (de) | 1992-10-28 |
| DE59206456D1 (de) | 1996-07-11 |
| JPH05145070A (ja) | 1993-06-11 |
| TW211081B (enExample) | 1993-08-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE69011736D1 (de) | Verfahren zur Herstellung eines sichselbstjustierenden Transistors mit schwach dotiertem Drain und Source in einem Graben. | |
| DE69124012D1 (de) | Verfahren zur Herstellung einer Dünnfilm-Halbleitervorrichtung | |
| DE3789350D1 (de) | Herstellungsverfahren zur Ausbildung eines MOS-Transistors durch Selbstausrichtung der Source/Drain-Gebiete. | |
| ATE194884T1 (de) | Verfahren zur herstellung eines halbleiter- bauelements | |
| DE59010362D1 (de) | Verfahren zur Herstellung einer dotierten Polyzidschicht auf einem Halbleitersubstrat | |
| DE69109366D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung mit Gatestruktur. | |
| DE3675010D1 (de) | Verfahren zur herstellung eines bipolartransistors. | |
| ATE139060T1 (de) | Verfahren zur herstellung eines mos-transistors | |
| EP0668610A3 (en) | Method for manufacturing a Schottky gate field effect transistor. | |
| DE59913157D1 (de) | Verfahren zur Herstellung einer MOS-Transistoranordnung | |
| DE59009652D1 (de) | Verfahren zur herstellung von dotierten halbleiterschichten. | |
| KR910017664A (ko) | 바이폴라 트랜지스터 제조방법 | |
| KR920015433A (ko) | 모스 트렌지스터 공정방법 | |
| KR960019576A (ko) | 롬(rom)의 게이트절연막 형성방법 | |
| GB2011710A (en) | Semiconductor structures | |
| JPS54155784A (en) | Manufacture of semiconductor integrated-circuit device | |
| KR920008950A (ko) | 반도체 소자의 아이솔레이션 방법 | |
| KR970052835A (ko) | 코발트 실리사이드막을 이용한 트랜지스터 형성방법 | |
| DE69013194D1 (de) | Verfahren zur Herstellung eines Transistors mit aus dotiertem Silizid überbrücktem Emitter. | |
| KR930011300A (ko) | 마스크롬 제조방법 | |
| KR920008963A (ko) | Mos트랜지스터의 채널도핑방법 | |
| KR970052687A (ko) | 식각 및 세정용 화학처리제의 제조방법 | |
| KR980005901A (ko) | 반도체 장치의 폴리실리콘막 세정방법 | |
| DE69717992D1 (de) | Verfahren zur Herstellung eines JFET Bauelements | |
| KR920003501A (ko) | 반도체 소자의 ldd 구조 형성방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| REN | Ceased due to non-payment of the annual fee |