ATE129593T1 - Speicheranordnung für mehrprozessorsysteme. - Google Patents
Speicheranordnung für mehrprozessorsysteme.Info
- Publication number
- ATE129593T1 ATE129593T1 AT89306724T AT89306724T ATE129593T1 AT E129593 T1 ATE129593 T1 AT E129593T1 AT 89306724 T AT89306724 T AT 89306724T AT 89306724 T AT89306724 T AT 89306724T AT E129593 T1 ATE129593 T1 AT E129593T1
- Authority
- AT
- Austria
- Prior art keywords
- cells
- processor systems
- memory arrangement
- ram
- memories
- Prior art date
Links
- 230000015654 memory Effects 0.000 title abstract 7
- 239000000758 substrate Substances 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/005—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor comprising combined but independently operative RAM-ROM, RAM-PROM, RAM-EPROM cells
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Multi Processors (AREA)
- Dram (AREA)
- Memory System (AREA)
- Information Transfer Systems (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/288,168 US5031146A (en) | 1988-12-22 | 1988-12-22 | Memory apparatus for multiple processor systems |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE129593T1 true ATE129593T1 (de) | 1995-11-15 |
Family
ID=23106033
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT89306724T ATE129593T1 (de) | 1988-12-22 | 1989-07-03 | Speicheranordnung für mehrprozessorsysteme. |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US5031146A (de) |
| EP (1) | EP0375105B1 (de) |
| JP (1) | JPH02259866A (de) |
| AT (1) | ATE129593T1 (de) |
| DE (1) | DE68924637T2 (de) |
Families Citing this family (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3321802B2 (ja) * | 1990-06-28 | 2002-09-09 | キヤノン株式会社 | ディジタル信号処理装置 |
| US5053996A (en) * | 1991-02-26 | 1991-10-01 | Sgs-Thomson Microelectronics, Inc. | Dual state memory storage cell with improved data transfer circuitry |
| JPH04307495A (ja) * | 1991-04-04 | 1992-10-29 | Mitsubishi Electric Corp | 半導体記憶装置 |
| US5404455A (en) * | 1991-12-31 | 1995-04-04 | Dictaphone Corporation | Time division multiplexer chip for supporting alternating communication between a pair of RAMs and two different interfaces |
| US5359557A (en) * | 1992-12-04 | 1994-10-25 | International Business Machines Corporation | Dual-port array with storage redundancy having a cross-write operation |
| US5436863A (en) * | 1993-04-26 | 1995-07-25 | Nec Corporation | Semiconductor memory device |
| JPH07201191A (ja) * | 1993-12-28 | 1995-08-04 | Toshiba Corp | 不揮発性半導体メモリ装置 |
| US6775372B1 (en) | 1999-06-02 | 2004-08-10 | Dictaphone Corporation | System and method for multi-stage data logging |
| US6252946B1 (en) * | 1999-06-08 | 2001-06-26 | David A. Glowny | System and method for integrating call record information |
| US6249570B1 (en) * | 1999-06-08 | 2001-06-19 | David A. Glowny | System and method for recording and storing telephone call information |
| US6246752B1 (en) * | 1999-06-08 | 2001-06-12 | Valerie Bscheider | System and method for data recording |
| US6252947B1 (en) * | 1999-06-08 | 2001-06-26 | David A. Diamond | System and method for data recording and playback |
| JP2003015954A (ja) * | 2001-06-28 | 2003-01-17 | Sharp Corp | 半導体記憶装置および情報機器、半導体記憶装置のアクセス期間設定方法 |
| KR100609623B1 (ko) * | 2005-02-16 | 2006-08-08 | 삼성전자주식회사 | 내부 메모리 디바이스간의 직접적 데이터 이동이 가능한 복합 메모리 칩 및 데이터 이동방법 |
| CA2551045C (en) * | 2005-06-30 | 2008-04-22 | Hitachi, Ltd. | Input-output control apparatus, input-output control method, process control apparatus and process control method |
| US20090006742A1 (en) * | 2007-06-27 | 2009-01-01 | Min Huang | Method and apparatus improving performance of a digital memory array device |
| US8238140B2 (en) * | 2008-01-07 | 2012-08-07 | The New Industry Research Organization | Semiconductor memory and program |
| JP5298373B2 (ja) * | 2009-01-04 | 2013-09-25 | 国立大学法人神戸大学 | 半導体メモリのハーフセレクト防止セル配置 |
| JP5311309B2 (ja) * | 2009-03-30 | 2013-10-09 | 国立大学法人神戸大学 | 共有キャッシュメモリとそのキャッシュ間のデータ転送方法 |
| JP5256534B2 (ja) * | 2009-03-30 | 2013-08-07 | 国立大学法人神戸大学 | 半導体メモリのメモリセル間のデータコピー方法 |
| JP5397843B2 (ja) * | 2009-08-18 | 2014-01-22 | 国立大学法人神戸大学 | キャッシュメモリとそのモード切替方法 |
| JP5267437B2 (ja) * | 2009-11-20 | 2013-08-21 | 富士通セミコンダクター株式会社 | 半導体記憶装置、半導体装置、及び半導体記憶装置の制御方法 |
| US8490111B2 (en) * | 2011-04-16 | 2013-07-16 | Throughputer, Inc. | Efficient network and memory architecture for multi-core data processing system |
| US20130117168A1 (en) | 2011-11-04 | 2013-05-09 | Mark Henrik Sandstrom | Maximizing Throughput of Multi-user Parallel Data Processing Systems |
| US8789065B2 (en) | 2012-06-08 | 2014-07-22 | Throughputer, Inc. | System and method for input data load adaptive parallel processing |
| US8561078B2 (en) | 2011-09-27 | 2013-10-15 | Throughputer, Inc. | Task switching and inter-task communications for multi-core processors |
| GB2490766B (en) * | 2011-04-16 | 2013-04-24 | Mark Henrik Sandstrom | Task switching and inter-task communications for multi-core processors |
| US9448847B2 (en) | 2011-07-15 | 2016-09-20 | Throughputer, Inc. | Concurrent program execution optimization |
| KR102178068B1 (ko) * | 2012-11-06 | 2020-11-12 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체 장치 및 그 구동 방법 |
| TWI764749B (zh) * | 2021-06-07 | 2022-05-11 | 嘉雨思科技股份有限公司 | 訊號傳輸電路元件、多工器電路元件及解多工器電路元件 |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4125877A (en) * | 1976-11-26 | 1978-11-14 | Motorola, Inc. | Dual port random access memory storage cell |
| US4449199A (en) * | 1980-11-12 | 1984-05-15 | Diasonics Cardio/Imaging, Inc. | Ultrasound scan conversion and memory system |
| US4434502A (en) * | 1981-04-03 | 1984-02-28 | Nippon Electric Co., Ltd. | Memory system handling a plurality of bits as a unit to be processed |
| US4468727A (en) * | 1981-05-14 | 1984-08-28 | Honeywell Inc. | Integrated cellular array parallel processor |
| US4713756A (en) * | 1985-02-28 | 1987-12-15 | Westinghouse Electric Corp. | Non-volatile memory device for a programmable controller |
| US4942575A (en) * | 1988-06-17 | 1990-07-17 | Modular Computer Systems, Inc. | Error connection device for parity protected memory systems |
-
1988
- 1988-12-22 US US07/288,168 patent/US5031146A/en not_active Expired - Lifetime
-
1989
- 1989-06-30 JP JP1169733A patent/JPH02259866A/ja active Pending
- 1989-07-03 DE DE68924637T patent/DE68924637T2/de not_active Expired - Fee Related
- 1989-07-03 EP EP89306724A patent/EP0375105B1/de not_active Expired - Lifetime
- 1989-07-03 AT AT89306724T patent/ATE129593T1/de active
Also Published As
| Publication number | Publication date |
|---|---|
| DE68924637T2 (de) | 1996-06-13 |
| EP0375105A2 (de) | 1990-06-27 |
| EP0375105B1 (de) | 1995-10-25 |
| JPH02259866A (ja) | 1990-10-22 |
| US5031146A (en) | 1991-07-09 |
| DE68924637D1 (de) | 1995-11-30 |
| EP0375105A3 (de) | 1992-03-18 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE129593T1 (de) | Speicheranordnung für mehrprozessorsysteme. | |
| JPS5771574A (en) | Siemconductor memory circuit | |
| KR900006318B1 (en) | Gate array intergrated circuit device and method thereof for various bit-word construstions | |
| ATE156281T1 (de) | Inhaltadressierte speicherzellenanordnung | |
| EP0182353A3 (en) | Random access memory device formed on a semiconductor substrate having an array of memory cells divided in sub-arrays | |
| JPS56108259A (en) | Semiconductor memory device | |
| KR880008333A (ko) | 반도체 메모리 | |
| ATE216131T1 (de) | Programmierbare verbindungsarchitektur | |
| DE3586397D1 (de) | Halbleiterspeicher mit testmustergenerator. | |
| EP0107387A3 (de) | Halbleiterspeicheranordnung | |
| DE3568911D1 (en) | A semiconductor memory device comprising a matrix of six-transistor memory cells with a pair of cmos inverters | |
| KR900006220B1 (en) | Semiconductor memory device | |
| KR860006135A (ko) | 직렬 데이타 입출력 회로를 갖춘 반도체 메모리장치 | |
| EP0166309A3 (de) | Speicherchip für eine hierarchische Speicheranordnung | |
| TW348266B (en) | Semiconductor memory device | |
| EP0186175A3 (de) | Halbleiterspeichergerät mit Redundanzstruktur | |
| IT1167388B (it) | Memoria a semiconduttori a celle di memoria dinamica | |
| GB2256732B (en) | Semiconductor memory device | |
| EP0062547A3 (de) | Speicherschaltung | |
| DE69324064D1 (de) | Halbleiterspeicheranordnung mit zwischen Speicherzellenmatrizen geteiltem Einzeldatenleitungspaar | |
| DE3778388D1 (de) | Halbleiter speichergeraet. | |
| BR8401795A (pt) | Celulas e dispositivo de memoria com linhas de acesso compartilhadas | |
| DE69019414D1 (de) | Halbleiterspeicher mit hoher Zelldichte. | |
| ATE66314T1 (de) | Parallele zeile pro zeile datenuebertragung in ram-speichern. | |
| WO1988002174A3 (en) | Nonvolatile memory cell array |