WO2019001369A1 - Pilote pour émetteur de liaison de sérialisation/désérialisation - Google Patents

Pilote pour émetteur de liaison de sérialisation/désérialisation Download PDF

Info

Publication number
WO2019001369A1
WO2019001369A1 PCT/CN2018/092455 CN2018092455W WO2019001369A1 WO 2019001369 A1 WO2019001369 A1 WO 2019001369A1 CN 2018092455 W CN2018092455 W CN 2018092455W WO 2019001369 A1 WO2019001369 A1 WO 2019001369A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
real
common mode
output
driving circuit
Prior art date
Application number
PCT/CN2018/092455
Other languages
English (en)
Chinese (zh)
Inventor
黄银涛
罗多纳
俞捷
罗星云
俞恢春
Original Assignee
华为技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 华为技术有限公司 filed Critical 华为技术有限公司
Publication of WO2019001369A1 publication Critical patent/WO2019001369A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4063Device-to-bus coupling
    • G06F13/4068Electrical coupling
    • G06F13/4072Drivers or receivers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4282Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/10Means associated with receiver for limiting or suppressing noise or interference
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0002Serial port, e.g. RS232C

Definitions

  • the embodiments of the present invention relate to the field of communications technologies, and in particular, to a driver for a serial deserial link transmitter.
  • SERDES Serializer/Deserializer
  • the high-speed SERDES communication link has multiple connection modes.
  • Figure 1 is a schematic diagram of the backplane communication SERDES link, which is a kind of high-speed SERDES communication link.
  • the communication daughter board is connected to the back board through the backplane connector, and the number of the communication daughter boards may be two, as shown in FIG. 1 , and of course, two or more may be provided.
  • one of the communication sub-boards in FIG. 1 is provided with a signal transmitter chip, and the other communication sub-board is provided with a signal receiver chip.
  • a differential data stream generated by the signal transmitter chip via a Print Circuit Board (PCB) trace and board level passive components in the communication daughter board, to a backplane connection to the communication daughter board And then transmitting the differential data stream to the backplane connector connected to the communication daughter board configured with the signal receiver chip through the backplane signal link in the backplane, and configuring the signal receiver chip
  • PCB Print Circuit Board
  • high-frequency signal lines, integrated circuit pins, various types of connectors, etc. may become radiation interference sources with antenna characteristics, and emit electromagnetic waves, thereby causing electromagnetic interference (Electromagnetic Interference) , EMI), causing some devices in the system or other adjacent systems to malfunction, signal distortion transmitted in the system, and the like.
  • electromagnetic Interference Electromagnetic Interference
  • the distance of each radiation interference source in the high-speed SERDES communication link is closer, and the problem of EMI becomes more and more serious. It can be seen that solving the problem of EMI of high-speed SERDES communication links is extremely urgent.
  • EMI is mainly divided into two types: common-mode radiation (CM radiation) interference and differential-mode radiation (DM radiation) interference.
  • CM radiation common-mode radiation
  • DM radiation differential-mode radiation
  • common mode radiated interference can be controlled by compensating for the rising and falling edges of the differential data stream. Specifically, by adjusting the slew rate of the rising edge and/or the falling edge of the differential data stream, the rising and falling edges of the differential data stream are always in a matching state, thereby weakening the common mode noise component at a single frequency point.
  • the above technical solution essentially spreads the common mode noise component at a single frequency point evenly over the entire wideband spectrum, while eliminating the peak of the common mode noise component at a single frequency point, thereby reducing the totality of the differential data stream to a certain extent.
  • Modulo noise when the slew rate of the rising and/or falling edges of the differential data stream is adjusted, the jitter of the data on the rising and/or falling edges is increased, resulting in a difference in the output. The quality of the data stream eye diagram is degraded, which affects the communication quality. Therefore, how to reduce the common mode noise of the differential data stream and minimize the impact on the communication quality is a technical problem to be solved.
  • Embodiments of the present invention provide a driver for a serial deserial link transmitter for reducing a common mode noise component of a differential data stream while preserving the performance of a high speed SERDES communication link.
  • a driver for a serial deserial link transmitter comprising a first stage drive circuit, a common mode voltage regulation circuit, and a second stage drive circuit.
  • the first stage driving circuit is configured to amplify the real-time received data signal to obtain and output a real-time pre-driving signal;
  • the common-mode voltage adjusting circuit is connected to the first-level driving circuit for real-time response voltage adjustment indication Information, in real time adjusting the common mode voltage of the real-time pre-drive signal to obtain an adjusted real-time pre-drive signal;
  • the second-stage drive circuit is connected to the voltage adjustment circuit for real-time pre-drive of the adjustment The signal is amplified and impedance matched, and a real-time differential data stream is obtained and output.
  • an adjustment circuit is added under the structure of the two-stage cascade output drive of the existing first-stage driving circuit and the second-stage driving circuit, and the input signal of the second-stage driving circuit is passed through the common-mode voltage adjusting circuit.
  • the common mode voltage is adjusted in real time to enable the differential data stream when the difference between the amplitude of the differential data stream output by the second stage drive circuit and the amplitude required by the SERDES link transmitter is less than or equal to a predetermined threshold
  • the common mode noise reaches a small value of the adjustment process, that is, when the differential data code stream is output, the common mode noise can be reduced, thereby fundamentally reducing the common mode noise.
  • the driver further includes: a common mode voltage regulation indicating circuit, wherein an input end of the common mode voltage regulation indicating circuit is connected to an output end of the second stage driving circuit, and the output of the common mode voltage adjusting indicating circuit
  • the terminal is connected to the voltage regulating circuit, configured to generate the voltage adjustment indication information according to the common mode noise of the real-time differential data code stream output by the second-stage driving circuit, and output the voltage adjustment indication information to the common mode voltage regulating circuit Therefore, the voltage regulating circuit generates a control voltage according to the received voltage adjustment indication information, and obtains the adjusted real-time pre-drive signal by the common mode voltage of the real-time pre-drive signal by the control voltage.
  • the common mode voltage adjustment indication circuit is capable of generating voltage adjustment indication information according to the real-time differential data code stream output by the second-stage driving circuit, so that the voltage adjustment module can self-mode noise according to the real-time differential data code stream. Adapting to the common mode voltage of the pre-driver signal simplifies the adjustment process.
  • the common mode voltage regulation indication circuit includes a common mode noise component detection module and a voltage adjustment indication generation module, wherein:
  • An input end of the common mode noise component detecting module is connected to an output end of the second stage driving circuit, and an output end of the common mode noise component detecting module is connected to an input end of the voltage regulating indication generating module of the common mode voltage adjusting indicating circuit And detecting common mode noise of the real-time differential data stream output by the second-stage driving circuit, and moving the frequency of the common-mode noise of the real-time differential data stream from N times the Nyquist frequency to the direct current, Outputting the obtained real-time DC component to the voltage adjustment indication generating module; wherein N is a multiple of 2;
  • the output of the voltage regulation indication generating module is connected to the common mode voltage regulating circuit, and configured to generate the voltage adjustment indication information according to the received real-time DC component, and output the voltage adjustment indication information to the common mode voltage adjustment circuit.
  • the common mode voltage adjustment indication circuit is divided into a common mode noise component detection module and a voltage adjustment indication generation module, and the common mode noise component detection module firstly uses the common mode noise component detection module to share the common mode noise of the real time differential data stream.
  • the frequency is moved to the DC, and then the voltage adjustment indication generating module generates the voltage adjustment indication information according to the DC component, the circuit is simple to implement, and the DC component is directly processed, and the processing amount of the voltage adjustment indication generation module can be reduced.
  • the voltage adjustment indication generation module includes a sampling unit, a comparison unit, and an integration unit, wherein:
  • the input end of the sampling unit is connected to the output end of the common mode noise component detecting module, and the output end of the sampling unit is connected to the input end of the comparing unit for performing real-time DC component output by the common mode noise component detecting module. Sampling, outputting the obtained real-time sampling signal to the comparison unit;
  • the output end of the comparison unit is connected to the input end of the integration unit, and is used for comparing the real-time sampling signal in the current sampling period with the sampling signal in one sampling period before the current sampling period, and realizing the obtained sampling signal in real time.
  • the comparison result is output to the integration unit;
  • An output end of the integration unit is connected to the common mode voltage adjustment circuit, and is configured to integrate the received real-time comparison result of the sampling signal, generate the voltage adjustment indication information according to the integration result, and output the obtained voltage adjustment indication information to the Common mode voltage regulation circuit.
  • the voltage adjustment instruction generation module is realized by a simple structure of the sampling unit, the comparison unit, and the integration unit, and the implementation manner is simple.
  • the drive also includes:
  • a bias current adjustment circuit is connected to the first stage driving circuit for real-time response to the current adjustment indication information to perform real-time adjustment of the bias current of the first stage driving circuit, and output the adjusted real-time bias current to The first stage driving circuit outputs the real-time pre-drive signal under the adjusted real-time bias current.
  • the bias of the first-stage driving circuit in addition to improving the common mode noise of the real-time differential data stream by adjusting the common mode voltage of the real-time pre-drive signal, the bias of the first-stage driving circuit can be adjusted in real time before the real-time pre-drive signal is output.
  • the common-mode noise of the real-time differential data stream can be further reduced.
  • the drive further includes:
  • a current adjustment indicating circuit wherein an input end of the current regulating indicating circuit is connected to an output end of the second stage driving circuit, and an output end of the current regulating indicating circuit is connected to the bias adjusting circuit for driving according to the second stage driving circuit
  • the amplitude of the output real-time differential data stream generates current adjustment indication information and outputs the current adjustment indication information to the bias current adjustment circuit.
  • the bias current of the first-stage driving circuit is adjusted in real time through the amplitude of the real-time differential data code stream output by the second-stage driving circuit, thereby realizing Adaptive feedback adjustment simplifies the adjustment process.
  • the current regulation indicating circuit includes an amplitude detecting module and a current regulating indicating generating module, wherein:
  • An input end of the amplitude detecting module is connected to an output end of the second stage driving circuit, and an output end of the amplitude detecting module is connected to an input end of the current adjusting indication generating module, and is configured to detect a real-time output of the second-level driving circuit
  • the amplitude of the differential data stream is output to the detected current adjustment indication code generating module;
  • the output of the current adjustment indication generating module is connected to the bias current adjustment circuit, and is configured to compare the amplitude of the received real-time differential data stream with a preset amplitude, according to the amplitude of the real-time differential data stream and the pre- The result of the comparison of the amplitudes generates the current adjustment indication information, and the obtained current adjustment indication information is output to the bias current adjustment circuit.
  • the current adjustment indicating circuit is divided into two parts: an amplitude detecting module and a current adjusting indicating generating module.
  • the amplitude of the real-time differential data stream is obtained by the amplitude detecting module, and then according to the amplitude of the real-time differential data stream.
  • Generating current adjustment indication information according to the magnitude relationship of the preset amplitude For example, if the amplitude of the real-time differential data stream is less than the preset amplitude, generating current adjustment indication information for increasing the bias current, otherwise generating a bias current reduction Current adjustment indication information, the circuit is simple to implement.
  • a driver for a serial deserial link transmitter comprising a first stage driving circuit, a bias current adjusting circuit and a second stage driving circuit, wherein: a bias current adjusting circuit, and the a first-level driving circuit connection for real-time response to current adjustment indication information, real-time adjustment of the bias current of the first-stage driving circuit, and outputting the adjusted real-time bias current; the first-level driving circuit is used for Under the adjusted real-time bias current, the real-time received data signal is amplified to obtain and output a real-time pre-drive signal; the second-stage driving circuit is connected to the first-stage driving circuit for The real-time pre-drive signal is subjected to amplification processing and impedance matching processing to obtain and output a real-time differential data stream.
  • the bias current adjusting circuit is added, and the first stage is adjusted by bias current adjustment indication information.
  • the bias current of the input signal of the driving circuit is adjusted to change the amplitude of the real-time pre-drive signal output by the first-stage driving circuit to the amplitude of the real-time differential data stream outputted by the second-stage driving circuit and the SERDES link transmitter.
  • the common mode noise component of the differential data stream can be made to reach a smaller value of the adjustment process, that is, the common mode noise of the differential data stream when outputting The component can be reduced, thereby fundamentally reducing the common mode noise component; and since the common mode noise component of the differential data stream has been reduced at the output, there is no need to add a choke and no need Performing other processing on the differential data stream that may change the eye pattern of the differential data stream, for example
  • the drive further includes:
  • a current adjustment indicating circuit wherein an input end of the current regulating indicating circuit is connected to an output end of the second stage driving circuit, and an output end of the current regulating indicating circuit is connected to the bias adjusting circuit for driving according to the second stage driving circuit
  • the amplitude of the output real-time differential data stream generates current adjustment indication information and outputs the current adjustment indication information to the bias current adjustment circuit.
  • the bias current of the first-stage driving circuit is adjusted in real time through the amplitude of the real-time differential data code stream output by the second-stage driving circuit, thereby realizing Adaptive feedback adjustment simplifies the adjustment process.
  • the current regulation indicating circuit includes an amplitude detecting module and a current regulating indication generating module, wherein:
  • An input end of the amplitude detecting module is connected to an output end of the second stage driving circuit, and an output end of the amplitude detecting module is connected to an input end of the current adjusting indication generating module, and is configured to detect a real-time output of the second-level driving circuit
  • the amplitude of the differential data stream is output to the detected current adjustment indication code generating module;
  • the output of the current adjustment indication generating module is connected to the bias current adjustment circuit, and is configured to compare the amplitude of the received real-time differential data stream with a preset amplitude, according to the amplitude of the real-time differential data stream and the pre- The result of the comparison of the amplitudes generates the current adjustment indication information, and the obtained current adjustment indication information is output to the bias current adjustment circuit.
  • the current adjustment indicating circuit is divided into two parts: an amplitude detecting module and a current adjusting indicating generating module.
  • the amplitude of the real-time differential data stream is obtained by the amplitude detecting module, and then according to the amplitude of the real-time differential data stream.
  • Generating current adjustment indication information according to the magnitude relationship of the preset amplitude For example, if the amplitude of the real-time differential data stream is less than the preset amplitude, generating current adjustment indication information for increasing the bias current, otherwise generating a bias current reduction Current adjustment indication information, the circuit is simple to implement.
  • the common mode voltage adjustment circuit and/or the bias current adjustment circuit are added by the two-stage cascade output drive structure of the existing first stage drive circuit and the second stage drive circuit, thereby Real-time adjustment of the common mode voltage of the input signal of the second stage driving circuit by the common mode voltage adjusting circuit and/or real-time adjustment of the signal amplitude of the output signal of the first stage driving circuit by the bias current adjusting circuit
  • the difference between the amplitude of the differential data stream output by the secondary driving circuit and the amplitude required by the SERDES link transmitter is less than or equal to a preset threshold, the common mode noise component of the differential data stream can be compared to the adjustment process.
  • a small value that is, when the differential data stream is output, its common mode noise component can be reduced, thereby fundamentally reducing the common mode noise component, thereby eliminating the need to change the differential data stream again.
  • Other processing of the eye diagram of the data stream will naturally not reduce the data transmission rate of the SERDES link transmitter or the eye diagram due to the differential data stream. Problems resulting error rate is increased, the influence of the communication quality can be reduced.
  • FIG. 1 is a schematic diagram of a backplane communication SERDES link in the prior art
  • FIG. 2 is a block diagram showing the basic structure of a high-speed SERDES communication link in the prior art
  • FIG. 3 is a schematic diagram showing the P-channel signal and the N-channel signal of the differential data code stream exhibiting a rising edge and a falling edge mismatch, and a spectrum diagram of the differential data code stream;
  • FIG. 4 is a schematic diagram showing relationship between amplitudes of input signals and amplitudes of output signals and common mode noise of output signals obtained by testing multiple sets of current mode logic driving circuits according to an embodiment of the present invention
  • FIG. 5 is a schematic diagram showing relationship between a common mode voltage of an input signal and a magnitude of an output signal and a common mode noise of an output signal obtained by testing a plurality of sets of current mode logic driving circuits according to an embodiment of the present invention
  • FIG. 6 is a first structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 7 is a schematic diagram of a connection manner between a common mode voltage adjustment circuit 602 and a first stage driving circuit 601 according to an embodiment of the present invention
  • FIG. 8 is a circuit diagram of a specific implementation of a common mode voltage adjustment circuit 602 according to an embodiment of the present invention.
  • FIG. 9 is a second structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 10 is a circuit diagram of a specific implementation of a common mode noise component detecting module 6041 according to an embodiment of the present invention.
  • FIG. 11 is a circuit diagram of a specific implementation of a voltage adjustment indication generating module 6042 according to an embodiment of the present invention.
  • 12A is a schematic diagram of a first waveform accumulated by an integrator according to a comparison result according to an embodiment of the present invention
  • 12B is a schematic diagram of a second waveform accumulated by the integrator according to the comparison result according to an embodiment of the present invention.
  • FIG. 13 is a third structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 14 is a schematic diagram of a connection manner between a bias current adjustment circuit 1302 and a first-stage driving circuit 1301 according to an embodiment of the present invention
  • FIG. 15 is a circuit diagram of a specific implementation of a bias current adjustment circuit 1302 according to an embodiment of the present invention.
  • 16 is a fourth structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 17 is a circuit diagram of a specific implementation of the amplitude detecting module 13041 according to an embodiment of the present invention.
  • FIG. 18 is a circuit diagram of a specific implementation of a current adjustment indication generating module 13042 according to an embodiment of the present invention.
  • FIG. 19 is a fifth structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 20 is a sixth structural block diagram of a driver of a SERDES link transmitter according to an embodiment of the present invention.
  • FIG. 2 is a basic structural block diagram of a high speed SERDES communication link.
  • the high speed SERDES communication link includes three basic modules: a SERDES link transmitter 20, a passive link 21, and a SERDES link receiver 22.
  • the SERDES link transmitter 20 includes an encoder, a clock generation circuit, a parallel-serial conversion circuit, and a driver;
  • the SERDES link receiver 22 includes a decoder, a clock recovery circuit, a serial-to-parallel conversion circuit, and a receiver;
  • the passive link 21 Including PCB traces, connectors, etc.
  • the high-speed SERDES communication link shown in Figure 2 works as follows when performing data transmission:
  • the SERDES link transmitter 20 receives the parallel differential signal to be transmitted, encodes the parallel differential signal via an encoder in the SERDES link transmitter 20, and then the parallel-serial conversion circuit in the SERDES link transmitter 20 transmits using the SERDES link
  • the high-speed clock generated by the clock generating circuit in the machine 20 serially transmits the encoded parallel differential signals to the driver in the SERDES link transmitter 20 in order from low to high, and finally passes the parallel-to-serial conversion circuit through the driver.
  • the transmitted serial differential signal is subjected to signal amplification and impedance matching processing, and the obtained differential data stream is output to the passive link 21 of the high-speed SERDES communication link, and transmitted to the SERDES of the high-speed SERDES communication link via the passive link 21.
  • the SERDES link receiver 22 first receives the differential data stream transmitted by the SERDES link transmitter 20 through the receiver in the SERDES link receiver 22, and then the differential data code through the serial to parallel conversion circuit in the SERDES link receiver 22.
  • the stream is subjected to deserialization processing, and the demultiplexed differential data code stream is decoded by the decoder in the SERDES link receiver 22, and finally the parallel differential signal to be transmitted is obtained, thereby realizing the parallel differential signal transmission.
  • the high-speed SERDES communication link may have multiple implementation manners, such as the backplane communication SERDES link shown in FIG. 1, or a SERDES link connected by a coaxial cable, etc., in the embodiment of the present invention.
  • the specific implementation structure of the high speed SERDES communication link There is no limitation on the specific implementation structure of the high speed SERDES communication link.
  • the driver when the parallel-serial conversion circuit in the high-speed SERDES communication link transmits the serial differential signal to the driver, the driver performs signal amplification and impedance matching processing on the serial differential signal.
  • the driver due to the nonlinear characteristics of the transistors in the driver or the improper setting of the static operating point of the driver, the driver operates in a nonlinear region, which causes nonlinear distortion of the differential data bit stream output by the driver.
  • the rising edge and the falling edge time of the P signal and the N signal of the differential data bit stream are different, and the rising edge and the falling edge do not match.
  • the amplitude of the N signal is reduced to half of the original amplitude, and the adjusted N signal is obtained, and the adjusted N signal and the P signal are superimposed to obtain a common mode component of the differential data stream, and P
  • the path signal is subtracted from the N channel signal to obtain a differential mode component of the differential data stream.
  • the common mode component and the differential mode component are separately spectrally transformed to obtain a schematic diagram of the spectrum on the right side of FIG.
  • the common mode component and the differential mode component exhibit a single-frequency noise component at a Nyquis frequency of an integer multiple of 3, such as twice the Nyquist frequency point, the quadruple Nyquist frequency point, and eight. Times Nyquist frequency points.
  • the single-frequency noise component at twice the Nyquist frequency point is the largest, and the noise component at the quadruple Nyquist frequency point or the eight-fold Nyquist frequency point belongs to the harmonic component of the noise component at twice the Nyquist frequency point, the signal is transmitted. Attenuation occurs during the process, so the harmonic components may be small and difficult to detect.
  • the common mode noise is a common mode noise component at twice the Nyquist frequency point
  • the differential mode noise is a differential mode noise component at twice the Nyquist frequency point
  • the noise of the common mode component is more easily radiated into the space by the PCB traces or connectors and other connection structures in the passive link than the noise of the differential mode component, and the energy is relatively large.
  • the single-frequency noise component exacerbates the EMI problem. Therefore, the single-frequency noise component of the common-mode component at twice the Nyquist frequency is a major factor affecting the EMI problem of the high-speed SERDES communication link. It is further known that if the single-frequency noise component of the common-mode component of the differential data stream in the high-speed SERDES communication link at twice the Nyquist frequency is suppressed, the EMI problem of the high-speed SERDES communication link is solved.
  • two output nodes are added, wherein the first output node is used to make the rising edge of the output differential data stream have a higher conversion rate than the falling edge of the output differential data stream
  • the slew rate, the second output node is used to cause the slew rate of the rising edge of the output differential data stream to be less than the slew rate of the falling edge of the output differential data stream.
  • the output of the driver is feedback-adjusted by monitoring the matching of the rising edge and the falling edge of the output differential data stream in real time. If the rising edge of the differential data stream output by the driver lags the falling edge, the signal in the driver is processed by the first output node in the driver before the differential code stream is output; if the differential data code output by the driver The rising edge of the stream leads the falling edge, and the signal in the driver is processed by the second output node in the driver before the differential code stream is output, so that the rising edge of the differential data stream output by the driver is The falling edge is always in a matching state.
  • the output of the differential data stream is uniformly dispersed to the spectrum of the entire differential data stream at a single-frequency noise component at twice the Nyquist frequency.
  • Broadband which reduces the peak of the noise component at twice the Nyquist frequency, reduces the single-frequency noise component of the common-mode component at twice the Nyquist frequency, and thus solves the EMI problem to some extent.
  • the differential data is adopted by the data modulation technique.
  • the rising edge and the falling edge of the code stream are switched, the jitter of the rising edge and the falling edge is increased, so that the quality of the output of the differential data stream is degraded, which affects the communication quality, for example, increasing the bit error rate.
  • the analysis of the foregoing technical solution shows that the differential data code stream outputted in the above technical solution still has a large common mode noise component, but after the differential data code stream is generated, the differential data code stream is further performed.
  • Some modulation processing weakens the influence of the single-frequency noise component of the common-mode noise component at twice the Nyquist frequency on the EMI problem, and does not fundamentally eliminate the above-mentioned large common-mode noise.
  • embodiments of the present invention are directed to a driver for a SERDES link transmitter capable of fundamentally reducing a single frequency noise component of a common mode component of a differential data stream at twice the Nyquist frequency.
  • the embodiment of the present invention applies multiple sets of Current Mode Logic (CML) driving circuits. Performing tests to maintain the rate of the output differential data stream of the multiple sets of CML driver circuits, and measure the amplitude of the input signal, the common mode voltage of the input signal, the common mode noise of the output signal, and the amplitude of the output signal, and The average value of each measurement parameter is obtained, and the schematic diagrams of FIG. 4 and FIG. 5 are obtained.
  • CML Current Mode Logic
  • Figure 4 is a schematic diagram showing the relationship between the amplitude of the input signal and the amplitude of the output signal and the common mode noise of the output signal. It can be seen from Fig. 4 that the amplitude of the output signal is proportional to the amplitude of the input signal, and the common mode noise of the output signal is proportional to the amplitude of the input signal, and the amplitude of the output signal is also proportional to the common mode noise of the output signal. Further, as can be seen from FIG. 4, when the amplitude of the output signal is maintained at a large value, for example, greater than 300 mv, that is, the shaded area in FIG. 4, at this time, the smaller the amplitude of the input signal, the smaller the common mode noise of the output signal. That is, by limiting the amplitude of the input signal, the common mode noise of the output signal can be effectively suppressed.
  • Figure 5 is a schematic diagram showing the relationship between the common mode voltage of the input signal and the amplitude of the output signal and the common mode noise of the output signal.
  • a large value for example, greater than 300 mv, that is, the shaded area in FIG. 5
  • the larger the common mode voltage of the input signal the smaller the common mode noise of the output signal. That is, by increasing the common mode voltage of the input signal, the common mode noise of the output signal can be suppressed.
  • the reduced relationship between the common mode voltage of the input signal and the common mode noise of the output signal may be different from the linear reduction in FIG. 5, for example, may be stepwise reduction or sawtooth reduction, which is implemented in the present application. There are no restrictions in the examples.
  • the embodiment of the present invention considers that the common mode noise of the differential data stream should be fundamentally reduced, including but not limited to the following three modes:
  • the first way adjust the amplitude of the input signal of the driver of the SERDES link transmitter
  • the second way adjusting the common mode voltage of the input signal of the driver of the SERDES link transmitter
  • the third way is to adjust the amplitude of the input signal of the driver of the SERDES link transmitter and the common mode voltage of the input signal.
  • Embodiments of the present invention provide a driver for a SERDES link transmitter, which increases a common mode voltage adjustment circuit by using a two-stage cascade output drive structure of an existing first stage drive circuit and a second stage drive circuit, and The common mode voltage of the input signal of the second stage driving circuit is adjusted in real time by the common mode voltage regulating circuit to the difference between the amplitude of the differential data stream outputted by the second stage driving circuit and the amplitude required by the SERDES link transmitter.
  • the common mode noise component of the differential data stream can reach a smaller value of the adjustment process, that is, when the differential data stream is output, the common mode noise component can be reduced.
  • the common mode noise component can be fundamentally reduced; and since the common mode noise component of the differential data stream has been reduced at the output, there is no need to perform the differential data stream again, possibly changing the differential data code Other processing of the stream's eye diagram, such as modulation processing, etc., so that there is no eye diagram that reduces the data rate of the SERDES link transmitter or due to the differential data stream.
  • modulation processing etc.
  • an embodiment of the present invention provides a driver for a SERDES link transmitter, the driver including a first stage driving circuit 601, a common mode voltage adjusting circuit 602, and a second stage driving circuit 603.
  • the first stage driving circuit 601 receives the data signal
  • the data signal received in real time is amplified, and then the obtained real-time pre-driving signal is output to the common mode voltage adjusting circuit 602.
  • the common-mode voltage adjustment circuit 602 adjusts the common-mode voltage of the real-time pre-drive signal according to the voltage adjustment indication information, so that the common-mode voltage of the pre-drive signal is adjusted to enable the output of the driver.
  • the common mode noise of the real-time differential data stream reaches a predetermined value of a smaller value, thereby obtaining an adjusted real-time pre-drive signal, and the adjusted real-time pre-drive signal is used as an input signal of the second stage adjustment circuit 603.
  • the second-stage driving circuit 603 After receiving the adjusted real-time pre-drive signal, the second-stage driving circuit 603 performs amplification and impedance matching processing on the adjusted real-time pre-drive signal, and finally outputs real-time differential data for transmission in the high-speed SERDES link. Code stream.
  • the first stage driving circuit 601 since the first stage driving circuit 601 is mainly used to drive the second stage driving circuit 603 to operate, the first stage driving circuit 601 can be implemented by a driver having a relatively small size and power, for example, forming the first
  • the size of the driver of the stage driving circuit 601 is less than or equal to half the size of the driver constituting the second stage driving circuit 603, and the specific size and power need to be determined according to the demand of the SERDES link and the magnitude or magnitude of the voltage of the received data signal. There are no restrictions here.
  • the common mode voltage adjustment circuit 602 is connected to the first stage drive circuit 601. In the process of adjusting the common mode voltage of the real-time pre-drive signal by the common mode voltage adjustment circuit 602, it is necessary to monitor the amplitude of the real-time differential data stream output by the second-stage driving circuit 603 and the common mode noise component in real time, for example, The oscilloscope monitors in real time the amplitude of the differential data stream output by the driver of the SERDES transmitter and the common mode noise component at twice the Nyquist frequency. If the amplitude of the differential data stream output by the driver of the SERDES transmitter does not satisfy the preset amplitude requirement, for example, less than 300 mv or less than 500 mv, the common mode voltage of the input signal shown in FIG.
  • the common mode voltage of the signal until the amplitude of the differential data stream output by the driver of the SERDES transmitter satisfies a preset amplitude requirement, for example, 300 mv or more and 330 mv or less, or 500 mv or more and 520 mv or less.
  • the voltage adjustment indication information may be output to the common mode voltage adjustment circuit 602 by manual operation or other control devices outside the driver. Therefore, the common mode voltage adjustment circuit 602 adjusts the common mode voltage of the pre-drive signal under the action of the voltage adjustment indication information.
  • the common mode voltage adjustment circuit 602 reducing the common mode voltage of the pre-drive signal; if the adjusted differential data stream has a common mode noise component at twice the Nyquist frequency point than the differential data stream before the adjustment, the common mode noise at twice the Nyquist frequency point
  • the common mode voltage adjustment circuit 602 is controlled by the voltage adjustment indication information to increase the common mode voltage of the pre-drive signal. After a plurality of adjustments, for example, the adjustment process takes a preset time period or the preset number of times reaches a preset number of times, determining the common mode of the differential data code stream output by the driver of the SERDES transmitter at twice the Nyquist frequency point.
  • the common mode voltage of the pre-drive signal when the noise component is the minimum value in the multiple adjustment process is a preset voltage, or the differential data code stream outputting the driver of the SERDES transmitter is determined to be at twice the Nyquist frequency point.
  • the mode noise component is less than a common mode voltage of the pre-drive signal corresponding to the common mode noise component of the differential data bit stream of the SERDES transmitter before the multiple adjustment is corresponding to the common mode noise component of the Nyquist frequency point,
  • the control common mode voltage adjustment circuit 602 sets the common mode voltage of the pre-drive signal to the preset voltage.
  • the differential data stream is usually output as two signals of the P signal and the N signal. Therefore, the first stage driving circuit 601 also outputs the signal by using two signals, that is, the first stage driving. Circuit 601 has two outputs. Therefore, the common mode voltage adjusting circuit 602 and the first stage driving circuit 601 can be connected in series between two output terminals of the first stage driving circuit 601, and the common mode voltage adjusting circuit 602 is set in two. Between the resistive elements, for example, the common mode voltage regulating circuit 602 is connected to point A of the two resistive elements as shown in FIG.
  • the common mode voltage adjustment circuit 602 generates and outputs a control voltage, and the divided voltage between the two output terminals of the first stage driving circuit 601 is adjusted by the control voltage, so that the two output ends of the first stage driving circuit 601 are output.
  • the common mode voltage of the pre-drive signal is adjusted to the preset voltage.
  • the common mode voltage adjustment circuit 602 can be implemented by a digital analog converter (DAC).
  • DAC digital analog converter
  • the V 0 in FIG. 8 is connected to the point A in FIG.
  • the communication interface of the SERDES link transmitter configuration such as the Serial Peripheral Interface (SPI) modifies the control word data of the DAC stored in the register of the SERDES link transmitter, ie, S 0 , S 1 , S 2 ... S n-1 , to control the weight of the resistor network of each R-2R in FIG. 8 and the gain multiplier of the operational amplifier connected to the resistor network of the R-2R, thereby adjusting the control voltage of the DAC output.
  • SPI Serial Peripheral Interface
  • the common mode voltage of the pre-drive signal can be adjusted using a monotonically increasing or monotonically decreasing adjustment, and the DAC control word corresponding to the preset voltage is stored in a register of the SERDES link transmitter.
  • the adjustment circuit 602 there are many specific circuit designs of the adjustment circuit 602, which are not limited in the embodiment of the present invention.
  • the common mode voltage adjustment circuit 602 adjusts the common mode voltage of the pre-drive signal according to the DAC control word stored in the register, thereby obtaining the adjusted pre-drive signal.
  • the second stage driving circuit 603 is connected to the common mode voltage adjusting circuit 602.
  • the differential data bit stream output by the second stage driving circuit 603 needs to drive PCB traces, backplane connectors, etc. outside the SERDES link transmitter. Therefore, the second stage driving circuit 603 is generally large in size. Drive implementation of power consumption. The specific size and power need to be determined according to the requirements of the SERDES link and the magnitude or magnitude of the voltage of the received pre-drive signal received, which is not limited herein.
  • the common mode voltage of the input signal of the second stage driving circuit 603 is adjusted by the common mode voltage adjusting circuit 602, so that the common mode noise component of the differential data bit stream output by the driver of the SERDES link transmitter is obtained. It has been improved at the output, thereby fundamentally reducing the common mode noise component of the differential data stream output by the SERDES link transmitter.
  • the driver of the above structure has fundamentally reduced the common mode noise component of the differential data bit stream output by the SERDES link transmitter, the adjustment process of the common mode voltage regulating circuit 602 is complicated, in order to simplify the common mode voltage regulating circuit.
  • the driver further includes a common mode voltage adjustment indicating circuit 604 for replacing the differential data stream of FIG. 6 for real-time monitoring of the driver output of the SERDES transmitter with the common mode voltage adjustment indicating circuit 604.
  • the amplitude and the oscilloscope of the common mode noise component at twice the Nyquist frequency and the manual operation for outputting the voltage regulation indication information or the regulation device outside the driver.
  • An input end of the common mode voltage adjustment indicating circuit 604 is connected to an output end of the second stage driving circuit 603, and an output end of the common mode voltage adjusting indicating circuit 604 is connected to the common mode voltage adjusting circuit 602 for use according to the real time differential data stream.
  • the common mode noise generates voltage adjustment indication information, and outputs the voltage adjustment indication information to the common mode voltage adjustment circuit 602, so that the common mode voltage adjustment circuit 602 generates and outputs a control voltage according to the received voltage adjustment indication information, and passes the The control voltage adjusts the common mode voltage of the pre-drive signal. Therefore, by detecting the common mode noise in the differential data bit stream output by the second stage driving circuit 603, the common mode voltage adjusting circuit 602 is feedback controlled to realize adaptive adjustment, which simplifies the adjustment process.
  • the common mode voltage adjustment indication circuit 604 includes a common mode noise component detection module 6041 and a voltage adjustment indication generation module 6042. among them:
  • the input end of the common mode noise component detecting module 6041 is connected to the output end of the second stage driving circuit 603, and the output end of the common mode noise component detecting module 6041 is connected to the input end of the voltage adjusting instruction generating module 6042 for detecting the driver output.
  • the differential data code stream is at a common mode noise component at twice the Nyquist frequency point, and the frequency of the common mode noise component is shifted to DC, and the obtained DC noise component is output to the voltage adjustment indication generating module 6042;
  • the output of the voltage adjustment indication generating module 6042 is connected to the common mode voltage adjustment circuit 602 for generating the voltage adjustment indication information according to the received DC noise component, and outputting the voltage adjustment indication information to the common mode voltage adjustment circuit 602.
  • the common mode noise component detection module 6041 may be composed of two capacitive elements, a down mixer, a frequency source, and a low pass filter, as shown in FIG.
  • the two capacitive elements are respectively disposed at the two output ends of the second stage driving circuit 603 for acquiring the common mode noise component of the differential data code stream output by the driver at twice the Nyquist frequency point.
  • One input of the down mixer is disposed between the two capacitive elements, the other input is connected to the frequency source, the output is connected to the input of the low pass filter, and the output of the low pass filter and the voltage adjustment indication
  • the generating module 6042 is connected, and the down mixer is used to shift the frequency of the obtained differential data stream to the common mode noise component at twice the Nyquist frequency to four by the local oscillator signal of the Nyquist frequency output by the frequency source.
  • the downmixer will get the quadratic Nyquist frequency point common mode noise component and DC component into the low pass filter, by the low pass filter.
  • the common mode noise component at four times the Nyquist frequency point and other high frequency hash signals are filtered out, the low frequency DC component is retained, and the DC component is then sent to the voltage regulation indication generation module 6042.
  • the voltage adjustment indication generation module 6042 includes a sampling unit 1101 , a comparison unit 1102 , and an integration unit 1103 . among them:
  • the input end of the sampling unit 1101 is connected to the output end of the common mode noise component detecting module 6041, and the output end of the sampling unit 1101 is connected to the input end of the comparing unit in the voltage adjustment indication generating module 6042 for the common mode noise component detecting module 6041.
  • the output DC component is sampled, and the obtained sampling signal is output to the comparing unit 1102;
  • the output end of the comparison unit 1102 is connected to the input end of the integration unit 1103 for comparing the sampling signal in the current sampling period with the sampling signal in one sampling period before the current sampling period, and comparing the obtained sampling signals. Output to the integration unit 1103;
  • the output end of the integration unit 1103 is connected to the common mode voltage adjustment circuit 602 for integrating the received comparison result of the sampling signal, generating the voltage adjustment indication information according to the integration result, and outputting the obtained voltage adjustment indication information to the common mode voltage. Adjustment circuit 602.
  • the sampling unit 1101 may specifically be a sampling circuit.
  • the low frequency DC signal is sampled by a sampling circuit and stored in a register or an energy storage device, such as in a capacitor.
  • the sampling circuit can also directly adopt the sample-and-hold circuit, and maintain the sampling signal by the function of the sample-and-hold circuit itself having a short hold data, so that no additional register or energy storage device is needed in the circuit.
  • the comparison unit 1102 can include a comparator and a delayer disposed on one input of the comparator for comparing the voltage values of the sampled signals input by the two inputs.
  • the comparator compares the current The voltage of the sampling signal of the sampling period and the voltage of the sampling signal of the previous sampling period are compared.
  • comparison result when the comparison result is +1, it means that the voltage of the sampling signal of the current sampling period is smaller than the voltage of the sampling signal of the previous sampling period; when the comparison result is -1, it means that the voltage of the sampling signal of the current sampling period is greater than before.
  • the voltage of the sampled signal of the subsampling period when the comparison result is +1, it means that the voltage of the sampling signal of the current sampling period is smaller than the voltage of the sampling signal of the previous sampling period; when the comparison result is -1, it means that the voltage of the sampling signal of the current sampling period is greater than before.
  • the integration unit 1103 can include an integrator.
  • the integrator integrates the comparison result, and generates voltage adjustment indication information according to the integration result, and outputs the voltage adjustment indication information to the common mode voltage adjustment circuit 602.
  • the comparison result is +1
  • the waveform accumulated by the integrator may be a rising waveform as shown in FIG. 12A, and then according to the waveform diagram, the integrator generates a DAC control for increasing the common mode voltage of the pre-drive signal.
  • the DAC control word is the voltage adjustment indication information; when the comparison result is -1, the waveform accumulated by the integrator can be a falling waveform, as shown in FIG.
  • the DAC control word of the common mode voltage of the small pre-drive signal causes the common mode voltage adjustment circuit 602 to adjust the common mode voltage of the pre-drive signal according to the received DAC control word.
  • the common mode voltage adjustment indication circuit 604 implements automatic detection of the common mode noise of the differential data stream of the driver output of the SERDES link transmitter, and adjusts the SERDES link transmission by detecting the common mode noise feedback of the differential data stream.
  • the common mode voltage of the input signal of the second stage driving circuit 603 of the machine makes the adjustment process more convenient.
  • the above embodiment uses a common mode voltage that regulates the input signal to the SERDES link transmitter to reduce the common mode noise of the differential data stream output by the SERDES link transmitter.
  • the manner in which the amplitude of the input signal to the driver of the SERDES link transmitter is adjusted is described below.
  • an embodiment of the present invention provides a driver for a serial deserial link transmitter, where the driver includes a first stage driving circuit 1301, a bias current adjusting circuit 1302, and a second stage driving circuit 1303.
  • the current adjustment circuit 1302 is connected to the first stage driving circuit 1301. After the first stage driving circuit 1301 receives the data signal, the bias current adjusting circuit 1302 adjusts the bias of the first stage driving circuit 1301 according to the bias current adjustment indication information.
  • the current is set to adjust the bias current of the first stage driving circuit 1301 to a preset current value, so that the first stage driving circuit 1301 performs the received data signal under the bias current of the preset current value.
  • the amplification process is performed, and the obtained real-time pre-drive signal is output to the second-stage drive circuit 1303 connected to the first-stage drive circuit 1301.
  • the second-stage driving circuit 1303 After receiving the real-time pre-drive signal, the second-stage driving circuit 1303 performs amplification processing and impedance matching processing on the real-time pre-drive signal to obtain and output a real-time differential data code stream for transmission in the high-speed SERDES link.
  • the bias current adjustment circuit 1302 is added under the structure of the two-stage cascade output driving of the existing first-stage driving circuit 1301 and the second-stage driving circuit 1303, and the bias current adjustment instruction information is
  • the bias current of the input signal of the first stage driving circuit 1301 is adjusted to change the amplitude of the real-time pre-drive signal output by the first stage driving circuit 1301. Since the first stage driving circuit 1301 is connected to the second stage driving circuit 1303, the output of the first stage driving circuit 1301 is the input signal of the second stage driving circuit 1303, that is, the output of the first stage driving circuit 1301 is adjusted.
  • the amplitude of the real-time pre-drive signal is also the amplitude of the real-time input signal of the second stage drive circuit 1303.
  • the bias current of the first stage driving circuit 1301 is adjusted by the bias current adjusting circuit 1302 to increase the amplitude of the real-time differential data stream outputted by the second-stage driving circuit 1303 and the amplitude required by the SERDES link transmitter.
  • the common mode noise component of the differential data stream is brought to a smaller value of the adjustment process, that is, the common mode noise component of the differential data stream is reduced when outputting, Therefore, the common mode noise component is fundamentally reduced; and since the common mode noise component of the differential data stream has been reduced at the output, there is no need to increase the choke and there is no need to further the differential data stream.
  • the first-stage driving circuit 1301 is the same as the first-stage driving circuit 601 in FIG. 6, and the second-level driving circuit 1303 is the same as the second-level driving circuit 603 in FIG. 6, and details are not described herein again.
  • the bias current adjustment circuit 1302 When the bias current adjustment circuit 1302 first adjusts the bias current of the first-stage driving circuit 1301, the bias current of the first-stage driving circuit 1301 can be adjusted to a default value, which can be preset. After the second stage driving circuit 1303 outputs the differential data code stream, the adjusting circuit 1302 can monitor the amplitude of the differential data code stream output by the second stage driving circuit 1303 in real time, by manual operation or other regulating device outside the driving device. The bias current of the first stage driving circuit 1301 is adjusted.
  • an oscilloscope is used to monitor the amplitude of the differential data stream of the driver output of the SERDES transmitter in real time, if the amplitude of the differential data stream output by the SERDES transmitter does not meet the preset amplitude requirement, for example, less than 300 mv or less than 500 mv. According to the relationship between the amplitude of the input signal and the common mode noise of the output signal in FIG.
  • the bias current adjustment instruction information is output to the bias current adjustment circuit 1302 by manual operation or other control device outside the driver, thereby increasing The bias current of the large first stage driving circuit 1301 until the amplitude of the differential data code stream output by the driver of the SERDES transmitter satisfies a preset amplitude requirement, for example, 300 mv or more and 330 mv or less and 500 mv or more and 520 mv or less.
  • a preset amplitude requirement for example, 300 mv or more and 330 mv or less and 500 mv or more and 520 mv or less.
  • the bias current of 1301 causes the pre-drive of the output of the first stage drive circuit 1301
  • the magnitude of numbers to meet the minimum requirements of a preset amplitude.
  • the common mode noise of the output signal is reduced to a small value.
  • the bias current of the first stage driving circuit 1301 can be reduced by the adjusting circuit 1302.
  • the adjustment process takes a preset time period or the preset number of times reaches a preset number of times, determining the common mode of the differential data code stream output by the driver of the SERDES transmitter at twice the Nyquist frequency point.
  • the noise component is a preset current corresponding to the minimum value of the first stage driving circuit 102 corresponding to the minimum value in the multiple adjustment process, or determining that the differential data code stream output by the driver of the SERDES transmitter is twice the Nyquist frequency
  • the common mode noise component at the point is less than the bias of the first stage drive circuit 102 corresponding to the common mode noise component of the differential data bitstream of the driver output of the SERDES transmitter before the multiple adjustments at twice the Nyquist frequency point.
  • the current is set to a preset current, and the bias current of the first stage driving circuit 1301 is controlled by the bias current adjusting circuit 1302 to be the preset current, so that the driver output of the SERDES link transmitter is completed after the above adjustment process is completed.
  • the common mode noise component of the differential data stream is improved.
  • the bias current of the first stage driving circuit 1301 is generally provided by an adjustable current source inside the first stage driving circuit 1301. Therefore, the bias current adjusting circuit 1302 and the first stage driving circuit 1301 can be internalized. Adjustable current source connections, as shown in Figure 14.
  • the bias current adjustment circuit 1302 generates current adjustment indication information to be output to the adjustable current source inside the first stage driving circuit 1301, so that the adjustable current source inside the first stage driving circuit 1301 generates an offset having the preset current value. Current.
  • the adjustable current source inside the first stage driving circuit 1301 can also be removed, and the bias current of the first stage driving circuit 1301 is directly provided by the bias current adjusting circuit 1302, or the bias current adjusting circuit 1302 includes the The adjustable current source of the first stage driving circuit 1301, together with the adjustable current source, adjusts the bias current of the first stage driving circuit 1301, which is not limited in the embodiment of the present invention.
  • the bias current adjustment circuit 1302 can be implemented by a digital analog converter (DAC).
  • DAC digital analog converter
  • the left side input reference current I ref of the bias current adjustment circuit 1302, the reference current I ref It may be provided by an adjustable current source inside the first stage driving circuit 1301, or may be provided by other current sources.
  • M ref , M 0 ... M n-1 are respectively transistors of different sizes, and the control DAC can be used to modify the DAC stored in the register of the SERDES link transmitter through the communication interface configured by the SERDES link transmitter, such as the SPI bus interface.
  • the control word data that is, D 0 , D 1 ... D n-1 , controls the direction of each switch.
  • the switch When D n is 0, the switch is directly connected to the VDD terminal, so that the transistor does not output current; D n takes a value.
  • the switch When 1, the switch is connected to the I out terminal, so that the transistor outputs a current, and the current outputted by the transistor corresponding to the control word is superimposed to form a bias current having a preset current value, and drives the first-stage driving circuit 1301.
  • the magnitude of the bias current can be adjusted using a monotonically increasing or monotonically decreasing adjustment, and the DAC control word corresponding to the preset current value is stored in a register of the SERDES link transmitter.
  • the bias current adjustment circuit 1302 there are many specific circuit designs of the bias current adjustment circuit 1302, which are not limited in the embodiment of the present invention.
  • the bias current adjustment circuit 1302 adjusts the bias current of the first stage driving circuit 1301 according to the DAC control word stored in the register, so that the output of the first stage driving circuit 1301 enables the SERDES link to be transmitted.
  • the pre-drive signal of the differential data stream of the differential output of the machine output reaches the minimum value.
  • the amplitude of the input signal of the second stage driving circuit 1303 is adjusted by the bias current adjusting circuit 1302, so that the common mode noise component of the differential data bit stream output by the driver of the SERDES link transmitter is output. At that time, improvements have been made to fundamentally reduce the common mode noise component of the differential data stream output by the SERDES link transmitter.
  • the driver further includes: a current adjustment indicating circuit 1304, an input end of the current adjustment indicating circuit 1304 is connected to an output end of the second stage driving circuit 1303, and an output end of the current adjusting indicating circuit 1304 is
  • the bias current adjustment circuit 1302 is connected to generate current adjustment indication information according to the amplitude of the differential data code stream, and output the current adjustment indication information to the bias current adjustment circuit 1302, so that the bias current adjustment circuit 1302 is received according to the
  • the current adjustment indication information adjusts the bias current of the first stage drive circuit 1301 to the preset current value. Therefore, by detecting the common mode noise in the differential data bit stream output by the second stage driving circuit 1303, the bias current adjusting circuit 1302 is feedback-controlled to realize adaptive adjustment, which simplifies the adjustment process.
  • the current adjustment indication circuit 1304 includes: an amplitude detection module 13041 and a current adjustment indication generation module 13042, where:
  • the input end of the amplitude detecting module 13041 is connected to the output end of the second stage driving circuit 1303, and the output end of the amplitude detecting module 13041 is connected to the input end of the current adjusting indication generating module 13042 for detecting the amplitude of the differential code stream, and detecting The amplitude of the differential data code stream is output to the current adjustment indication generating module 13042;
  • the output of the current adjustment indication generating module 13042 is connected to the bias current adjustment circuit 1302, and is configured to compare the amplitude of the received differential data code stream with a preset amplitude, according to the amplitude of the differential data code stream and the preset amplitude. The comparison result generates the current adjustment indication information, and the obtained current adjustment instruction information is output to the bias current adjustment circuit 1302.
  • the amplitude detecting module 13041 may be an amplitude detecting circuit.
  • the pin 2 of the AD820 chip is used to input a differential data stream
  • the pin 3 of the AD820 chip has a series resistor R1 and an adjustable sliding varistor.
  • R RP1 , resistor R1 and the adjustable sliding varistor R RP1 are connected to the other end of the circuit through the NPN transistor to the pin 6 of the AD820 chip.
  • the pin 6 of the AD820 chip is connected to the pin 3 of the AD654 chip.
  • the capacitor C1 is connected in series between the pin 6 and the pin 7, and finally the frequency f of the differential data bit stream is output by the pin 1 of the AD654 chip, and then the amplitude of the differential data bit stream is calculated by using the calculation relationship between the amplitude and the frequency. value.
  • the amplitude detection circuit has a variety of design methods, for example, directly using the MSP430G2553 microcontroller for amplitude testing, etc., without limitation.
  • the current adjustment indication generating module 13042 can include a comparator and an integrator. As shown in FIG. 18, the output of the amplitude detecting module 13041 is connected to one input of the comparator, for example, the negative terminal of the comparator and the other input of the comparator. For example, the positive terminal of the comparator is set to a preset amplitude V ref , the output of the comparator is connected to the input of the integrator, and the output of the integrator is connected to the adjustable current source of the first-stage driving circuit 1301.
  • the amplitude detecting module 13041 outputs the amplitude of the differential data stream to one input of the comparator
  • the comparator compares the amplitude of the differential data stream with the preset amplitude V ref to obtain a comparison result.
  • comparison result when the comparison result is +1, it indicates that the amplitude of the differential data code stream is less than a preset amplitude; when the comparison result is -1, it indicates that the amplitude of the differential data code stream is greater than or equal to a preset amplitude.
  • the comparison result is output to the integrator.
  • the integrator integrates the comparison result, and outputs current adjustment indication information to the bias current adjustment circuit 1302 based on the integration result. For example, when the comparison result is +1, the waveform accumulated by the integrator may be a rising waveform as shown in FIG. 12A, and then according to the waveform diagram, the integrator generates a bias current for increasing the first-stage driving circuit 1301.
  • the DAC control word, the DAC control word is the current adjustment indication information; when the comparison result is -1, the waveform accumulated by the integrator can be a falling waveform, as shown in FIG.
  • the integrator generates a DAC control word for reducing the bias current of the first stage driving circuit 1301, that is, current adjustment indication information, so that the bias current adjusting circuit 1302 biases the bias current of the first stage driving circuit 1301 according to the received DAC control word. Make adjustments.
  • the amplitude of the differential data stream of the driver output of the SERDES link transmitter is automatically detected by the common mode voltage regulation indicating circuit 1304, and the first of the SERDES link transmitters is adjusted by the amplitude feedback of the detected differential data stream.
  • the bias current of the stage driving circuit 1301 makes the adjustment process more convenient.
  • the above two embodiments use a common mode voltage or input signal amplitude of the input signal of the SERDES link transmitter to adjust the common mode noise of the differential data bit stream output by the SERDES link transmitter.
  • the manner in which the amplitude of the input signal of the driver of the SERDES link transmitter and the common mode voltage of the input signal are adjusted will be described below.
  • an embodiment of the present invention provides a driver for a serial deserial link transmitter, where the driver includes a first stage driving circuit 1901, an adjusting circuit 1902, and a second stage driving circuit 1903, wherein the adjusting circuit 1902 includes A bias current adjustment circuit 13021 and a common mode voltage adjustment circuit 19022 connected to the first stage drive circuit 1901, respectively.
  • the bias current adjusting circuit 19021 adjusts the bias current of the first stage driving circuit 1901 to a preset current value, thereby causing the first stage driving circuit 1301 to be at the preset current.
  • the received data signal is amplified, and the difference between the amplitude of the differential data stream that can be output by the second-stage driving circuit 1903 and the amplitude required by the SERDES link transmitter is obtained.
  • the pre-drive signal having a value less than or equal to the preset threshold is output to the common mode voltage adjustment circuit 19022.
  • the adjustment circuit 1902 adjusts the common mode voltage of the pre-drive signal, and adjusts the common mode voltage of the pre-drive signal to a common mode noise of the differential data bit stream that can be output by the driver.
  • the preset voltage of the small value is such that the adjusted pre-drive signal is obtained, and the adjusted pre-drive signal will be used as the input signal of the second stage adjustment circuit 1903.
  • the adjusted pre-drive signal is amplified and impedance matched, and finally the differential data code stream for transmission in the high-speed SERDES link is output.
  • the first stage driving circuit 1901 is the same as the first stage driving circuit 601 in FIG. 6, and the second stage driving circuit 1903 is the same as the second stage driving circuit 603 in FIG. 6, and details are not described herein again.
  • the bias current of the first stage driving circuit 1901 When the bias current of the first stage driving circuit 1901 is first adjusted by the bias current adjusting circuit 19021 in the adjusting circuit 1902, the bias current of the first stage driving circuit 1901 can be adjusted to a default value, which can be previously Set it up. Then, the bias current adjustment indication information is output to the bias current adjustment circuit 19021 and the common mode voltage adjustment indication information is output to the common mode voltage adjustment circuit 19022 by manual operation or other regulation means outside the driver, to the first stage.
  • the bias current of the driving circuit 1901 and the common mode voltage of the pre-drive signal output from the first-stage driving circuit 1901 are adjusted, it is necessary to monitor the amplitude of the differential data bit stream and the common mode noise component outputted by the second-stage driving circuit 1903 in real time.
  • an oscilloscope is used to monitor the amplitude of the differential data stream of the driver output of the SERDES transmitter in real time, if the amplitude of the differential data stream output by the SERDES transmitter does not meet the preset amplitude requirement, for example, less than 300 mv or less than 500 mv. Then, the bias current adjustment indication information is output to the bias current adjustment circuit 19021 by manual operation or other regulating means outside the driver to increase the bias current of the first stage driving circuit 1301 until the driver output of the SERDES transmitter
  • the amplitude of the differential data stream satisfies a preset amplitude requirement, for example, 300 mv or more and 330 mv or less or 500 mv or more and 520 mv or less.
  • the adjustment process takes a preset time period or the preset number of times reaches a preset number of times, and then determines that the amplitude of the differential data code stream output by the driver of the SERDES transmitter satisfies a preset amplitude requirement.
  • the bias current of the first stage driving circuit 1901 is a preset current, or the differential data stream of the driver output of the SERDES transmitter is determined to have a common mode noise component at twice the Nyquist frequency point is less than
  • the differential data stream of the driver output of the SERDES transmitter before the second adjustment is at a preset current of the first stage driving circuit 102 corresponding to the common mode noise component at twice the Nyquist frequency, and is adjusted by the bias current.
  • the circuit 19021 controls the bias current of the first stage driving circuit 1901 to be the preset current.
  • the voltage adjustment indication information is output to the common mode voltage adjustment circuit 19022 by manual operation or other control device outside the driver, Adjust the common mode voltage of the pre-drive signal.
  • the common mode voltage adjustment circuit 19022 outputs voltage adjustment indication information to reduce the common mode voltage of the pre-drive signal; if the adjusted differential data code stream has a common mode noise component at twice the Nyquist frequency point than the differential data stream before adjustment When the common mode noise component at twice the Nyquist frequency is small, the voltage adjustment indication information is output to the common mode voltage adjustment circuit 19022 by manual operation or other control means outside the driver, and the common mode voltage of the pre-drive signal is increased.
  • the adjustment process takes a preset time period or the preset number of times reaches a preset number of times, determining the common mode of the differential data code stream output by the driver of the SERDES transmitter at twice the Nyquist frequency point.
  • the common mode voltage of the pre-drive signal when the noise component is the minimum value in the multiple adjustment process is a preset voltage, or the differential data code stream outputting the driver of the SERDES transmitter is determined to be at twice the Nyquist frequency point.
  • the mode noise component is less than a common mode voltage of the pre-drive signal corresponding to the common mode noise component of the differential data bit stream of the SERDES transmitter before the multiple adjustment is corresponding to the common mode noise component of the Nyquist frequency point,
  • the common mode voltage of the pre-drive signal is controlled by the common mode voltage adjustment circuit 19022 to be the preset voltage.
  • the common mode noise component of the differential data stream output by the driver of the SERDES link transmitter is improved when the above adjustment process is completed.
  • the bias current of the first stage driving circuit 1901 is the preset current through the bias current adjusting circuit 19021
  • the common mode noise component of the differential data bit stream output by the driver of the SERDES link transmitter is illustrated. Has been reduced; when the common mode voltage of the pre-drive signal is again controlled by the common mode voltage adjustment circuit 19022 to be the predetermined voltage, the common mode noise component of the differential data bit stream output by the driver of the SERDES link transmitter is further reduced. small.
  • the bias current adjustment circuit 19021 is the same as the bias current adjustment circuit 1302 of FIG. 13, and the common mode voltage adjustment circuit 19022 is the same as the common mode voltage adjustment circuit 602 of FIG. 6, and will not be described herein.
  • the driver of the above structure has fundamentally reduced the common mode noise component of the differential data bit stream outputted by the SERDES link transmitter, the adjustment process of the adjustment circuit 1902 is complicated.
  • the driver further includes: a current adjustment indicating circuit 1904 and a common mode voltage adjustment indicating circuit 1905.
  • the input end of the current adjusting indicating circuit 1304 is connected to the output end of the second stage driving circuit 1903, and the output of the current adjusting indicating circuit 1904 is output.
  • the terminal is connected to the bias current adjustment circuit 19021, and configured to generate current adjustment indication information according to the amplitude of the differential data code stream, and output the current adjustment indication information to the bias current adjustment circuit 19021, so that the bias current adjustment circuit 19021
  • the bias current of the first stage driving circuit 1901 is adjusted to the preset current value according to the received current adjustment indication information.
  • the input end of the common mode voltage adjustment indicating circuit 1905 is connected to the output end of the second stage driving circuit 1903, and the output end of the common mode voltage adjusting indicating circuit 1905 is connected to the common mode voltage adjusting circuit 19022 for sharing according to the differential data bit stream.
  • the mode noise generates voltage adjustment indication information, and outputs the voltage adjustment indication information to the common mode voltage adjustment circuit 19022, so that the common mode voltage adjustment circuit 19022 generates and outputs a control voltage according to the received voltage adjustment indication information, and passes the control.
  • the voltage adjusts the common mode voltage of the pre-drive signal to the preset voltage. Therefore, by detecting the amplitude and common mode noise in the differential data bit stream output by the second stage driving circuit 1303, the adjusting circuit 1902 is feedback-controlled to realize adaptive adjustment, which simplifies the adjustment process.
  • the common mode voltage adjustment circuit 19022 adjusts the common mode voltage of the pre-drive signal, the amplitude of the differential data stream changes, and the preset amplitude requirement is not met, the first stage drive needs to be re-adjusted.
  • the bias current of circuit 1901 After adjusting the bias current of the first stage driving circuit 1901, it may be necessary to adjust the common mode voltage of the pre-drive signal again through the common mode voltage adjusting circuit 19022, thereby outputting the differential data code stream by iteratively adjusting the two adjustment modes to each other. Common mode noise is minimized.
  • the current adjustment indication circuit 1904 is the same as the current adjustment indication circuit 1304 in FIG. 16
  • the common mode voltage adjustment indication circuit 1905 is the same as the common mode voltage adjustment indication circuit 604 in FIG. 9 , and details are not described herein again. .
  • the amplitude and common mode noise of the differential data bit stream of the driver output of the SERDES link transmitter are automatically detected by the bias current adjustment circuit 19021 and the common mode voltage adjustment circuit 19022, and the differential data is detected.
  • the amplitude feedback of the code stream adjusts the bias current of the first stage driver circuit 1901 of the SERDES link transmitter, and adjusts the output of the first stage driver circuit 1901 of the SERDES link transmitter through the common mode noise feedback of the detected differential data stream.
  • the common mode voltage of the pre-drive signal makes the adjustment process more convenient.
  • the embodiment of the present invention provides a driver for a SERDES link transmitter, which is added by a two-stage cascaded output driving structure of the existing first-stage driving circuit and the second-stage driving circuit.
  • a mode voltage regulating circuit and/or a bias current regulating circuit for real-time adjustment of a common mode voltage of an input signal of the second stage driving circuit by a common mode voltage regulating circuit and/or driving of the first stage by a bias current adjusting circuit
  • the signal amplitude of the output signal of the circuit is adjusted in real time to make the difference data when the difference between the amplitude of the differential data stream output by the second stage driving circuit and the amplitude required by the SERDES link transmitter is less than or equal to a preset threshold
  • the common mode noise component of the code stream can reach a small value of the adjustment process, that is, the common mode noise component of the differential data bit stream can be reduced at the output, thereby fundamentally reducing the common mode noise component.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Dc Digital Transmission (AREA)

Abstract

L'invention concerne un pilote pour un émetteur de liaison de sérialisation/désérialisation, comprenant : un circuit d'excitation de premier étage, utilisé pour amplifier un signal de données reçu en temps réel afin d'obtenir et délivrer en sortie un signal de pré-excitation en temps réel ; un circuit d'ajustement de tension en mode commun, connecté au circuit d'excitation de premier étage et utilisé pour répondre à des informations d'indication d'ajustement de tension en temps réel de sorte à ajuster en temps réel la tension en mode commun du signal de pré-excitation en temps réel et obtenir ainsi un signal de pré-excitation en temps réel ajusté ; et un circuit d'excitation de second étage, connecté au circuit d'ajustement de tension et utilisé pour amplifier le signal de pré-excitation en temps réel ajusté et en adapter l'impédance afin d'obtenir et délivrer en sortie un flux de code de données différentiel en temps réel.
PCT/CN2018/092455 2017-06-29 2018-06-22 Pilote pour émetteur de liaison de sérialisation/désérialisation WO2019001369A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201710515649.0 2017-06-29
CN201710515649.0A CN109213708B (zh) 2017-06-29 2017-06-29 一种串行解串链路发射机的驱动器

Publications (1)

Publication Number Publication Date
WO2019001369A1 true WO2019001369A1 (fr) 2019-01-03

Family

ID=64741116

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2018/092455 WO2019001369A1 (fr) 2017-06-29 2018-06-22 Pilote pour émetteur de liaison de sérialisation/désérialisation

Country Status (2)

Country Link
CN (1) CN109213708B (fr)
WO (1) WO2019001369A1 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210173802A1 (en) * 2019-12-04 2021-06-10 Shenzhen Lenkeng Technology Co.,Ltd Method for transmitting control instruction, transmitting device, and receiving device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN116401192B (zh) * 2023-06-08 2023-09-29 牛芯半导体(深圳)有限公司 一种检测电路及终端设备

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101048938A (zh) * 2004-10-21 2007-10-03 模拟设备股份有限公司 连续时间∑-△模数转换器的输入共模电压反馈电路
CN102820859A (zh) * 2011-06-06 2012-12-12 全视科技有限公司 低共模驱动器
CN103227621A (zh) * 2012-01-30 2013-07-31 辉达公司 用于差分信令的数字驱动的电荷泵发射器
CN103684488A (zh) * 2012-09-14 2014-03-26 安华高科技通用Ip(新加坡)公司 接收器、用于接收器的主动终端电路以及用于操作电路的方法
US20170123470A1 (en) * 2015-10-28 2017-05-04 Intel Corporation Electrical fast transient tolerant input/output (i/o) communication system

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7397226B1 (en) * 2005-01-13 2008-07-08 National Semiconductor Corporation Low noise, low power, fast startup, and low drop-out voltage regulator
CN102346210B (zh) * 2010-08-04 2013-09-11 中国科学院微电子研究所 一种用于水声传感器电压检测的soc芯片

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101048938A (zh) * 2004-10-21 2007-10-03 模拟设备股份有限公司 连续时间∑-△模数转换器的输入共模电压反馈电路
CN102820859A (zh) * 2011-06-06 2012-12-12 全视科技有限公司 低共模驱动器
CN103227621A (zh) * 2012-01-30 2013-07-31 辉达公司 用于差分信令的数字驱动的电荷泵发射器
CN103684488A (zh) * 2012-09-14 2014-03-26 安华高科技通用Ip(新加坡)公司 接收器、用于接收器的主动终端电路以及用于操作电路的方法
US20170123470A1 (en) * 2015-10-28 2017-05-04 Intel Corporation Electrical fast transient tolerant input/output (i/o) communication system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210173802A1 (en) * 2019-12-04 2021-06-10 Shenzhen Lenkeng Technology Co.,Ltd Method for transmitting control instruction, transmitting device, and receiving device
US11500804B2 (en) * 2019-12-04 2022-11-15 Shenzhen Lenkeng Technology Co., Ltd Method for transmitting control instruction, transmitting device, and receiving device

Also Published As

Publication number Publication date
CN109213708A (zh) 2019-01-15
CN109213708B (zh) 2020-07-07

Similar Documents

Publication Publication Date Title
JP6140860B2 (ja) シングルエンド構成可能マルチモードドライバ
US7408387B2 (en) Output buffer circuit with control circuit for changing resistance of output resistor pair
JP4671381B2 (ja) 予歪みを有するデジタルデータ信号を提供する回路と方法
JP7074744B2 (ja) 電圧モードドライバのインピーダンスおよびスイング制御
US9130582B2 (en) Systems and methods for correcting an offset at an output of a digital to analog converter
TWI392232B (zh) 差動驅動電路及通信裝置
US10712769B2 (en) Method and apparatus for clock signal distribution
US7342418B2 (en) Low voltage differential signal receiver
JP2008029004A (ja) チャンネルの相互シンボル干渉を減らし、信号利得損失を補償する受信端
US9559655B2 (en) Amplification circuit
WO2019001369A1 (fr) Pilote pour émetteur de liaison de sérialisation/désérialisation
CN114301441A (zh) 一种线性均衡器及mipi c-phy电路
US10348536B2 (en) Data transmission device for modulating amplitude of PAM-4 signal using toggle serializer and method of operating the same
JP2015076581A (ja) 光送信回路、光送信装置、および、光伝送システム
CN116961644A (zh) 驱动器电路和电子设备
JP2007129619A (ja) イコライザ回路
US11539390B2 (en) Semiconductor integrated circuit and reception device
KR102410898B1 (ko) 전류 모드 라인 드라이버 장치 및 이의 동작 방법
KR102646553B1 (ko) 전압조정기 기반의 송신 이퀄라이제이션 장치
US20240039522A1 (en) Differential interface circuit
KR102599902B1 (ko) 정적 아날로그 캘리브레이션 회로를 사용하는 클로킹된 데이터 샘플러의 동적 적분 시간 조정
KR20070073300A (ko) 프리 엠퍼시스 장치
KR20220019347A (ko) 전류 모드 로직 드라이버 및 이를 포함하는 전송 드라이버
US9924246B2 (en) Transition replacement for current leveling in a high-speed transmitter
JP2024061131A (ja) 光受信器、光通信システムおよび車載光通信ネットワークシステム

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 18823513

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 18823513

Country of ref document: EP

Kind code of ref document: A1