WO2017188253A1 - 電子部品搭載用基板、電子装置および電子モジュール - Google Patents
電子部品搭載用基板、電子装置および電子モジュール Download PDFInfo
- Publication number
- WO2017188253A1 WO2017188253A1 PCT/JP2017/016386 JP2017016386W WO2017188253A1 WO 2017188253 A1 WO2017188253 A1 WO 2017188253A1 JP 2017016386 W JP2017016386 W JP 2017016386W WO 2017188253 A1 WO2017188253 A1 WO 2017188253A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- via conductor
- electronic component
- conductor group
- component mounting
- substrate
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 158
- 239000004020 conductor Substances 0.000 claims abstract description 260
- 229910000679 solder Inorganic materials 0.000 claims description 9
- 238000007747 plating Methods 0.000 description 23
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 14
- 239000000919 ceramic Substances 0.000 description 9
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 8
- 229910052737 gold Inorganic materials 0.000 description 8
- 239000010931 gold Substances 0.000 description 8
- 239000000463 material Substances 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 238000000034 method Methods 0.000 description 7
- 229910052759 nickel Inorganic materials 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 7
- 239000012141 concentrate Substances 0.000 description 6
- 239000010949 copper Substances 0.000 description 6
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 5
- 229910052802 copper Inorganic materials 0.000 description 5
- 239000000843 powder Substances 0.000 description 5
- 239000011347 resin Substances 0.000 description 5
- 229920005989 resin Polymers 0.000 description 5
- 230000007774 longterm Effects 0.000 description 4
- 239000011521 glass Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 3
- 238000007639 printing Methods 0.000 description 3
- 238000004080 punching Methods 0.000 description 3
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 239000011230 binding agent Substances 0.000 description 2
- 238000005260 corrosion Methods 0.000 description 2
- 230000007797 corrosion Effects 0.000 description 2
- 238000010304 firing Methods 0.000 description 2
- 238000005304 joining Methods 0.000 description 2
- 239000000395 magnesium oxide Substances 0.000 description 2
- CPLXHLVBOLITMK-UHFFFAOYSA-N magnesium oxide Inorganic materials [Mg]=O CPLXHLVBOLITMK-UHFFFAOYSA-N 0.000 description 2
- AXZKOIWUVFPNLO-UHFFFAOYSA-N magnesium;oxygen(2-) Chemical compound [O-2].[Mg+2] AXZKOIWUVFPNLO-UHFFFAOYSA-N 0.000 description 2
- 239000011572 manganese Substances 0.000 description 2
- 238000007650 screen-printing Methods 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000002904 solvent Substances 0.000 description 2
- 229910018072 Al 2 O 3 Inorganic materials 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N Alumina Chemical compound [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- ODINCKMPIJJUCX-UHFFFAOYSA-N Calcium oxide Chemical compound [Ca]=O ODINCKMPIJJUCX-UHFFFAOYSA-N 0.000 description 1
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 229910004298 SiO 2 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 238000005219 brazing Methods 0.000 description 1
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- KZHJGOXRZJKJNY-UHFFFAOYSA-N dioxosilane;oxo(oxoalumanyloxy)alumane Chemical compound O=[Si]=O.O=[Si]=O.O=[Al]O[Al]=O.O=[Al]O[Al]=O.O=[Al]O[Al]=O KZHJGOXRZJKJNY-UHFFFAOYSA-N 0.000 description 1
- 238000007606 doctor blade method Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 239000002241 glass-ceramic Substances 0.000 description 1
- 230000020169 heat generation Effects 0.000 description 1
- 238000004898 kneading Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052863 mullite Inorganic materials 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 239000002994 raw material Substances 0.000 description 1
- 238000005096 rolling process Methods 0.000 description 1
- 239000003566 sealing material Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L33/00—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L33/48—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
- H01L33/62—Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
Definitions
- the present invention relates to an electronic component mounting board, an electronic device, and an electronic module.
- an electronic component mounting board is provided on one main surface of an insulating substrate, and a mounting portion for mounting electronic components, a terminal electrode provided on the other main surface of the insulating substrate, and the inside of the insulating substrate from the mounting portion And a via conductor provided on the substrate.
- a bonding material such as solder
- the terminal electrode is bonded to the module substrate via a bonding material such as solder (Japanese Patent Application Laid-Open No. 2015). -Refer to No. 043374.
- the electronic component mounting substrate has a mounting portion for mounting the electronic component on the main surface and has a rectangular insulating substrate in plan view and penetrates in the thickness direction of the insulating substrate.
- a first via conductor group having a plurality of first via conductors and a second via conductor group having a plurality of second via conductors, and the second via conductors from the first via conductors.
- the mounting portion, the first via conductor group, and the second via conductor group are arranged so as not to overlap each other when seen in a plan view, and the first via conductor group includes the mounting portion, the second via conductor group, and the second via conductor group. Located between the via conductor group.
- an electronic device includes the electronic component mounting board having the above-described configuration and an electronic component mounted on the mounting portion.
- an electronic module includes a module substrate having a connection pad, and the electronic device configured as described above connected to the connection pad via solder.
- An electronic component mounting board includes an electronic component mounting board having a mounting portion for mounting an electronic component on a main surface, and a rectangular insulating substrate in plan view, and in the thickness direction of the insulating substrate.
- a first via conductor group having a plurality of first via conductors and a second via conductor group having a plurality of second via conductors provided so as to penetrate the second via conductors from the first via conductors. It has many conductors and is arranged so that the mounting portion, the first via conductor group, and the second via conductor group do not overlap in plan perspective, and the first via conductor group includes the mounting portion, the second via conductor group, and the second via conductor group. Located between.
- the mounting portion and the second via conductor group are separated from each other.
- the heat generated by the electronic component and the heat generated by the second via conductor group are less likely to be concentrated, resulting in a heat bias. Because it is suppressed and deformation and distortion of the electronic component mounting substrate can be suppressed, the connection between the electronic component and the electronic component mounting substrate or between the electronic component mounting substrate and the module substrate.
- the electronic component mounting substrate having excellent reliability and excellent reliability can be obtained.
- An electronic device includes an electronic component mounting board having the above-described configuration and an electronic component mounted on the mounting portion, thereby providing an electronic device with excellent long-term reliability. it can.
- An electronic module according to another aspect of the present invention has excellent long-term reliability by including a module substrate having connection pads and the electronic device having the above-described configuration connected to the connection pads via solder. Can be.
- FIG. 2 is an internal top view of an electronic component mounting board in the electronic device shown in FIG. 1.
- (A) is an end view of the longitudinal section taken along line AA of the electronic device shown in FIG. 1 (a), and (b) is a BB view of the electronic device shown in FIG. 1 (a).
- FIG. 4C is a longitudinal sectional view taken along line CC of the electronic device shown in FIG. It is a longitudinal cross-sectional view which shows the electronic module mounted in the board
- (A) is a top view which shows the electronic device in the 2nd Embodiment of this invention, (b) is a bottom view of (a).
- FIG. 6 is an internal top view of an electronic component mounting board in the electronic device shown in FIG. 5.
- FIG. 5A is an end view of the longitudinal section taken along line AA of the electronic device shown in FIG. 5A
- FIG. 5B is a cross-sectional view of the electronic device shown in FIG.
- FIG. 5C is a longitudinal cross-sectional view taken along the line
- FIG. 5C is an end view of the longitudinal section taken along the line CC of the electronic device shown in FIG.
- (A) is a top view which shows the electronic device in the other example of the 2nd Embodiment of this invention
- (b) is a bottom view of (a).
- FIG. 9 is an internal top view of an electronic component mounting board in the electronic device shown in FIG. 8.
- FIG. 8A is an end view of the longitudinal section taken along line AA of the electronic device shown in FIG. 8A
- FIG. 8B is a cross-sectional view of the electronic device shown in FIG.
- FIG. 8C is a longitudinal sectional view taken along the line CC of the electronic device shown in FIG. 8A.
- (A) is a top view which shows the electronic device in the 3rd Embodiment of this invention
- (b) is a bottom view of (a).
- FIG. 12 is an internal top view of an electronic component mounting board in the electronic device shown in FIG.
- FIG. 11A is an end view of the longitudinal section taken along line AA of the electronic device shown in FIG. 11A
- FIG. 11B is a BB view of the electronic device shown in FIG.
- FIG. 11C is an end view of the longitudinal section along the line CC of the electronic device shown in FIG. 11A.
- (A)-(c) is a longitudinal cross-sectional end view which shows the electronic device in the 4th Embodiment of this invention.
- the light emitting device includes an electronic component mounting substrate 1 and an electronic component 2 provided on the upper surface of the electronic component mounting substrate 1 as in the example shown in FIGS. Including.
- the electronic device is connected to the connection pads 51 on the module substrate 5 constituting the electronic module, for example, using the bonding material 6.
- the electronic component mounting substrate 1 in the present embodiment is provided so as to penetrate the rectangular insulating substrate 11 in plan view and the insulating substrate 11 in the thickness direction, having a mounting portion 12 for mounting the electronic component on the main surface.
- a first via conductor group 13 a having a plurality of first via conductors 13 and a second via conductor group 14 a having a plurality of second via conductors 14.
- the electronic component mounting board 1 has more second via conductors 14a than the first via conductors 13 so that the mounting portion 12, the first via conductor group 13a, and the second via conductor group 14a do not overlap in plan view. Is arranged.
- the first via conductor group 13a is located between the mounting portion 12 and the second via conductor group 14a.
- the electronic component mounting board 1 includes a mounting electrode 15 and a terminal electrode 16 on the surface of the insulating substrate 11, and a wiring conductor 17 on the surface and inside of the insulating substrate 11. 1 to 4, the electronic device is mounted on an xy plane in a virtual xyz space. 1 to 4, the upward direction means the positive direction of the virtual z axis.
- the upper and lower distinction in the following description is for convenience, and does not limit the upper and lower when the electronic component mounting board 1 or the like is actually used.
- a region where the first via conductor 13 overlaps with the mounting electrode 15 in a plan view is indicated by a broken line.
- a region where the second via conductor 14 overlaps the terminal electrode 16 is shown by a broken line in a plan view.
- a region where the first via conductor 13 and the second via conductor 14 overlap the wiring conductor 17 in a plan view is indicated by a broken line.
- the electronic component mounting board 1 includes a pair of first via conductor groups 13G and a pair of second via conductor groups 14G that are disposed to face each other with the mounting portion 12 interposed therebetween.
- the insulating substrate 11 has one main surface (upper surface in FIGS. 1 to 3) and the other main surface (lower surface in FIGS. 1 to 3).
- the insulating substrate 11 has a rectangular plate shape having two sets of opposing sides (four sides) with respect to each of the one main surface and the other main surface in plan view.
- the insulating substrate 11 functions as a support for supporting the electronic component 2, and the electronic component 2 is placed on a mounting electrode 15 provided on one main surface of the insulating substrate 11 via a connection member 3 such as a solder bump. Glued and fixed.
- the insulating substrate 11 for example, ceramics such as an aluminum oxide sintered body (alumina ceramic), an aluminum nitride sintered body, a mullite sintered body, or a glass ceramic sintered body can be used.
- the insulating substrate 11 is an aluminum oxide sintered body, for example, a raw material powder such as aluminum oxide (Al 2 O 3 ), silicon oxide (SiO 2 ), magnesium oxide (MgO), calcium oxide (CaO), etc.
- a suitable organic binder, a solvent, etc. are added and mixed to prepare a slurry.
- a ceramic green sheet is produced by forming this mud into a sheet using a conventionally known doctor blade method or calendar roll method.
- the ceramic green sheet is subjected to an appropriate punching process, and a plurality of ceramic green sheets are laminated as necessary to form a generated shape, and the generated shape is fired at a high temperature (about 1600 ° C.).
- An insulating substrate 11 composed of a plurality of insulating layers 11a is manufactured.
- the first via conductor 13, the second via conductor 14, the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 are connected to the electronic component 2 and the module substrate 5 mounted on the mounting portion 12 of the electronic component mounting substrate 1.
- the mounting electrode 15 is for joining the electronic component mounting substrate 1 and the electronic component 2 together.
- the terminal electrode 16 is for joining the electronic component mounting substrate 1 and the module substrate 5 together.
- the plurality of first via conductors 13 (first via conductor group 13G) are connected to the mounting electrode 15, and the plurality of second via conductors 14 (second via conductor 14G) are connected to the terminal electrode 16.
- the wiring conductor 17 is provided in the insulating substrate 11, that is, between the insulating layers 11a, and connects the plurality of first via conductors 13 and the plurality of second via conductors 14 (second via conductor group 14G). .
- the first via conductor 13G has 3 to 5 first via conductors 13, and the second via conductor group 14G has 4 to 8 second via conductors 14.
- the second via conductors 14 constituting the second via conductor group 14G have about 1 to 3 more via conductors than the first via conductors 13 constituting the first via conductor group 13G.
- the first via conductor group 13G and the second via conductor group 14G are arranged in different insulating layers 11a so as not to overlap each other in a plane perspective and a plane direction (side perspective).
- the first via conductor group 13G is disposed between the mounting portion 12 and the second via conductor group 14G in plan perspective.
- the first via conductor group 13G is located in an area of 30% to 70% of the area between the mounting portion 12 and the second via conductor group 14G when seen in a plan view.
- the first via conductor group 13G has a virtual center between the mounting portion 12 and the second via conductor group 14G in a plan view, in the central region of the region between the mounting portion 12 and the second via conductor group 14G.
- the first via conductor 13 (first via conductor group 13G) is preferably located on the line.
- the material of the first via conductor 13, the second via conductor 14, the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 is, for example, tungsten (W), molybdenum (Mo), manganese (Mn), silver (Ag) or It is a metal powder metallization mainly composed of copper (Cu).
- the first via conductor 13 and the second via conductor 14 are formed on the ceramic green sheet for the insulating substrate 11 by a die or punching process by punching or a laser processing method or the like.
- a through hole for the insulating substrate 11 is formed by filling the through hole with a metallized paste for the first via conductor 13 or the second via conductor 14 by printing means such as a screen printing method. It is formed by firing.
- the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 are, for example, a metallized paste for the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 on a ceramic green sheet for the insulating substrate 11, for example, by screen printing. It is formed by printing by a printing means and firing together with a ceramic green sheet for the insulating substrate 11.
- the above-mentioned metallized paste is prepared by adjusting an appropriate viscosity by adding an appropriate solvent and binder to the above-mentioned metal powder and kneading. In order to increase the bonding strength with the insulating substrate 11, glass powder or ceramic powder may be included.
- the surface of the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 exposed from the insulating substrate 11 is coated with a metal plating layer having excellent corrosion resistance, such as nickel or gold. It is possible to reduce the corrosion of the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17, the bonding between the mounting electrode 15 and the electronic component 2, the connection between the mounting electrode 15 and the connection member 3, or the module substrate. 5 and the terminal electrode 16 can be firmly bonded.
- a nickel plating layer having a thickness of about 1 to 10 ⁇ m and a gold plating layer having a thickness of about 0.1 to 3 ⁇ m are sequentially formed on the surface of the mounting electrode 15, the terminal electrode 16, and the wiring conductor 17 exposed from the insulating substrate 11. To be attached.
- the plating layer is not limited to nickel plating layer / gold plating layer, but other plating including nickel plating layer / gold plating layer / silver plating layer, or nickel plating layer / palladium plating layer / gold plating layer, etc. It may be a layer.
- a copper plating layer having a thickness of, for example, about 10 to 80 ⁇ m is deposited as a metal plating layer on the nickel plating layer and the gold plating layer.
- the heat of the electronic component 2 may be easily radiated to the electronic component mounting substrate 1 side through the copper plating layer.
- a copper plating layer having a thickness of about 10 to 80 ⁇ m is deposited as a metal plating layer on the nickel plating layer and the gold plating layer, for example.
- the heat of the component mounting board 1 may be easily radiated to the module board 5 side through the copper plating layer.
- An electronic device can be manufactured by mounting the electronic component 2 on the mounting electrode 15 provided on one main surface of the electronic component mounting substrate 1.
- the electronic component 2 mounted on the electronic component mounting substrate 1 is a semiconductor element such as an IC chip or an LSI chip, a light emitting element, a piezoelectric element such as a crystal oscillator or a piezoelectric vibrator, and various sensors.
- the semiconductor element is connected to the semiconductor element via a connection member 3 such as a solder bump, a gold bump, or a conductive resin (anisotropic conductive resin or the like).
- connection member 3 such as a solder bump, a gold bump, or a conductive resin (anisotropic conductive resin or the like).
- the semiconductor element is mounted on one mounting electrode 15 on which the electronic component 2 is mounted by a bonding member such as a low melting point brazing material or a conductive resin.
- a bonding member such as a low melting point brazing material or a conductive resin.
- the electrode of the semiconductor element and the other mounting electrode 15 are electrically connected via the connecting member 3 such as a bonding wire, and mounted on the electronic component mounting substrate 1.
- a plurality of electronic components 2 may be mounted on the electronic component mounting board 1, and other electronic components such as a resistance element, a capacitive element, and a Zener diode may be mounted as necessary.
- the electronic component 2 is sealed with a sealing material 4 made of resin, glass, or the like, a lid made of resin, glass, ceramics, metal, or the like, as necessary.
- the electronic device of the present embodiment is connected to the connection pad 51 of the module substrate 5 via the bonding material 6 such as solder to form an electronic module.
- a rectangular insulating substrate 11 having a mounting portion 12 on which the electronic component 2 is mounted on the main surface and a thickness direction of the insulating substrate 11 are penetrated.
- the first via conductor group 13G having a plurality of first via conductors 13 and the second via conductor group 14G having a plurality of second via conductors 14 are provided. It has a large number of via conductors 14 and is arranged so that the mounting portion 12, the first via conductor group 13G, and the second via conductor group 14G do not overlap in plan view, and the first via conductor group 13G is mounted on the mounting portion 12.
- the second via conductor group 14G, the mounting portion 12 and the second via conductor group 14G are separated from each other.
- the heat generated by the electronic component 2 and the second via conductor group 14G are separated.
- the heat generated by the 2 via conductor group 14G is less likely to concentrate, and the heat bias is suppressed. Since deformation and distortion of the subcomponent mounting board 1 can be suppressed, the connection between the electronic component 2 and the electronic component mounting board 1 or between the electronic component mounting board 1 and the module board 5 can be established. It can be set as the favorable thing and it can be set as the electronic component mounting board
- the heat generated by the electronic component 2, the first via conductor group 13G, and the second via conductor group 14G is less likely to concentrate, and the heat bias is suppressed.
- the first via conductor group 13G having a relatively small amount of heat generation is located between the mounting portion 12 and the second via conductor group 14G in the plane perspective and the plane direction (side perspective), there is no heat bias. Since the deformation and distortion of the electronic component mounting substrate 1 can be suppressed, the electronic component mounting substrate 1 and the electronic component mounting substrate 1 and the module substrate can be suppressed. Thus, the electronic component mounting board 1 having excellent reliability and excellent reliability can be obtained.
- the electronic component mounting board 1 in the present embodiment can be suitably used in a thin and high-power electronic device, and the reliability of the electronic component mounting board 1 can be improved.
- a light emitting element is mounted as the electronic component 2, it can be suitably used as the electronic component mounting substrate 1 for a thin and high luminance light emitting device.
- the number of first via conductors 13 in the insulating substrate 11 is smaller than the number of second via conductors 14, the number of via conductors extending to the main surface on the mounting portion 12 side is reduced, and the mounting portion 12 is moved to. Since the electronic component 2 can be easily mounted, it can be suitably used as a small electronic component mounting substrate 1.
- the heat generated by the second via conductor group 14G is easily released to the side surface side of the insulating substrate 11. be able to.
- the mounting portion 12 and the second via conductor group 14G are further away from each other, so that the heat generated by the electronic component 2 and the heat generated by the second via conductor group 14G are less likely to concentrate, and the heat is partially biased. Is further suppressed, and deformation and distortion of the electronic component mounting substrate 1 can be suppressed.
- the second via conductor group 14G being provided in a strip shape means that a plurality of second via conductors 14 constituting the second via conductor group 14G are arranged side by side.
- the first via conductor group 13G is provided in a band shape in a plan view, it is possible to suppress partial deviation of heat generated by the plurality of first via conductors 13, and the electronic component mounting substrate 1 can be suppressed. It is possible to suppress deformation and distortion of the. Furthermore, when the first via conductor group 13G is provided so as to be parallel to the outer edge of the insulating substrate 11 in a plan view, the heat generated by the plurality of first via conductors 13 is further suppressed from being partially biased. Therefore, deformation and distortion of the electronic component mounting board 1 can be further suppressed.
- first via conductor group 13G being provided in a strip shape means that a plurality of first via conductors 13 constituting the first via conductor group 13G are arranged side by side.
- the first via conductor 13 suppresses concentration of heat generated by the plurality of first via conductors 13 when the adjacent first via conductors 13 are arranged at equal intervals in a plan view, and the electronic component mounting substrate It is preferable because deformation and strain of 1 can be suppressed.
- the second via conductors 14 are preferably arranged at equal intervals between the adjacent second via conductors 14 in a plan view.
- the interval between the adjacent first via conductors 13 is larger than the interval between the first via conductors 13 and the second via conductors 14, the plurality of first via conductors 13. Since it is possible to suppress the heat from being stagnated in the via conductor 13 and to suppress the heat from being partially biased to the first via conductor 13G, it is possible to suppress the deformation and distortion of the electronic component mounting board 1.
- the wiring conductor 17 is formed to be larger than the region of the first via conductor group 13G and the region of the second via conductor group 14G to be connected in a plan view, and includes a plurality of first vias. It is possible to improve the overall connection between the conductor 13 and the plurality of second via conductors 14, suppress the heat bias, and suppress deformation and distortion of the electronic component mounting board 1.
- the electrical reliability is improved by having the electronic component mounting substrate 1 having the above-described configuration and the electronic component 2 mounted on the mounting portion 12.
- the module substrate 5 having the connection pads 51 and the electronic device described above connected to the connection pads 51 via the solder 6 have excellent long-term reliability. Can be.
- the electronic device according to the second embodiment of the present invention differs from the electronic device according to the above-described embodiment in that one end of the second via conductor group 14G is an insulating substrate as in the examples shown in FIGS. 11 is provided on the corner side.
- the first via conductor group 13G has three first via conductors 13, and the second via conductor group 14G has four second via conductors 14. Yes.
- the electronic component mounting board 1 has a pair of first via conductor groups 13G and a pair of second via conductor groups 14G.
- the mounting portion 12 and the second via conductor group 14G are separated from each other as in the first embodiment.
- the heat generated by the electronic component 2 and the heat generated by the second via conductor group 14G are less likely to concentrate, and the heat bias is suppressed, so that deformation and distortion of the electronic component mounting substrate 1 can be suppressed. Therefore, the connection between the electronic component 2 and the electronic component mounting substrate 1 or between the electronic component mounting substrate 1 and the module substrate 5 is good, and the electronic component mounting substrate 1 having excellent reliability. It can be.
- the central portion of the second via conductor group 14G is the periphery of the second via conductor group 14G when seen in a plan view.
- the insulating substrate 11 is provided so as to be biased toward the corner of the insulating substrate 11 with respect to the central portion of the outer edge (one side).
- one end of the pair of second via conductor groups 14 ⁇ / b> G facing each other with the electronic component 2 interposed therebetween is positioned at the corner on the diagonal side of the insulating substrate 11.
- heat is concentrated on one side of the insulating substrate 11 as compared to the case where one end of the pair of second via conductor groups 14G facing each other is biased to the corner portion on the same side of the insulating substrate 11. It is difficult to suppress the unevenness of heat, and the deformation and distortion of the electronic component mounting board 1 can be suppressed.
- the first via conductor group 13G is provided on a corner side different from the corner side on which the second via conductor group 14G is provided,
- the heat generated by the two via conductor groups 14G can be easily released to the both side surfaces of the insulating substrate 11, and the heat generated by the first via conductors 13G and the heat generated by the second via conductor groups 14G are less likely to be concentrated. Is suppressed, and deformation and distortion of the electronic component mounting substrate 1 can be suppressed.
- connection member 3 such as a bonding wire when the first via conductor group 13G is provided on the corner portion side of the insulating substrate 11.
- the plurality of first via conductors 13 are provided in a biased manner at one corner, and a region where the first via conductor 13 is not formed, that is, the connection region of the connection member 3 such as a bonding wire is widened at the other corner. Since it becomes easy, it can be set as the electronic device excellent in the connection reliability of the connection member 3 and the electrode 15 for mounting.
- the wiring conductor 17 has an extending portion 17 a that extends to the side surface of the insulating substrate 11, the first via conductor group 13 ⁇ / b> G and Since the heat generated by the second via conductor group 14G is easily radiated to the side surface of the insulating substrate 11, the heat bias is suppressed, and deformation and distortion of the electronic component mounting substrate 1 can be suppressed. .
- the extending portion 17a is provided in the same direction as the arrangement (alignment) of the plurality of first via conductors 13 or the plurality of second via conductors 14 (in FIG. 7, Y (Direction) may further extend to the side surface of the insulating substrate 11 on the side (X direction in FIG. 7) orthogonal to the arrangement (alignment) of the second via conductors 14.
- These extending portions 17 a are formed by the same material and method as the wiring conductor 17 and are formed smaller than the width of the wiring conductor 17.
- the electronic component mounting substrate 1 in the second embodiment can be suitably used in a thin and high-power electronic device, and the reliability of the electronic component mounting substrate 1 can be improved.
- a light emitting element is mounted as the electronic component 2, it can be suitably used as the electronic component mounting substrate 1 for a thin and high luminance light emitting device.
- the electronic component mounting substrate 1 of the second embodiment can be manufactured using the same manufacturing method as the electronic component mounting substrate 1 of the first embodiment described above.
- the electronic device according to the third embodiment of the present invention differs from the electronic device according to the above-described embodiment in that the diameter of the first via conductor 13 and the second via are different as in the examples shown in FIGS.
- the diameter of the conductor 14 is different. In the example shown in FIGS. 11 to 13, the diameter of the first via conductor 13 is larger than the diameter of the second via conductor 14.
- the mounting portion 12 and the second via conductor group 14G are separated from each other as in the first embodiment.
- the heat generated by the electronic component 2 and the heat generated by the second via conductor group 14G are less likely to concentrate, and the heat bias is suppressed, so that deformation and distortion of the electronic component mounting substrate 1 can be suppressed. Therefore, the connection between the electronic component 2 and the electronic component mounting substrate 1 or between the electronic component mounting substrate 1 and the module substrate 5 is good, and the electronic component mounting substrate 1 having excellent reliability. It can be.
- the diameter of the first via conductor 13 is larger than the diameter of the second via conductor 14, the thermal resistance of the first via conductor 13 is reduced, and the heat generated by the first via conductor group 13G is further suppressed. As a result, the bias of heat is suppressed, and deformation and distortion of the electronic component mounting board 1 can be suppressed.
- the diameter of the first via conductor 13 is increased to about 1.05 to 2 times the diameter of the second via conductor 14.
- the diameter of the second via conductor 14 arranged near the outer edge of the insulating substrate 11 is reduced, the diameter of the second via conductor 14 is arranged to be equal to the diameter of the first via conductor 13. Compared to the case, cracks are less likely to occur between the adjacent second via conductors 14 or between the second via conductor 14 and the outer edge of the insulating substrate 11, and the second in the electronic component mounting substrate 1. More via conductors 14 can be arranged, or the electronic component mounting board 1 can be easily configured.
- the area of the first via conductor group 13G in the planar perspective is the second via conductor group in the planar perspective. If the area is larger than the area of 14G (the total area of the second via conductors 14 in a plan view), the thermal resistance on the first via conductor group 13G side becomes small, and the heat generated by the first via conductor group 13G is further increased. Thus, the bias of heat is suppressed, and deformation and distortion of the electronic component mounting board 1 can be suppressed.
- the electronic component mounting substrate 1 according to the third embodiment can be suitably used in a thin and high-power electronic device, and the reliability of the electronic component mounting substrate 1 can be improved.
- a light emitting element is mounted as the electronic component 2, it can be suitably used as the electronic component mounting substrate 1 for a thin and high luminance light emitting device.
- the electronic component mounting substrate 1 of the third embodiment can be manufactured using the same manufacturing method as the electronic component mounting substrate 1 of the above-described embodiment.
- the electronic device according to the fourth embodiment of the present invention differs from the electronic device according to the above-described embodiment in that the insulating layer 11a provided with the first via conductor 13G and the first layer as in the example shown in FIG.
- the thickness is different from that of the insulating layer 11a provided with the two via conductor group 14G.
- the thickness of the insulating layer 11a provided with the second via conductor group 14G is smaller than the thickness of the insulating layer 11a provided with the first via conductor group 13G.
- the mounting portion 12 and the second via conductor group 14G are separated from each other as in the first embodiment.
- the heat generated by the electronic component 2 and the heat generated by the second via conductor group 14G are less likely to concentrate, and the heat bias is suppressed, so that deformation and distortion of the electronic component mounting substrate 1 can be suppressed. Therefore, the connection between the electronic component 2 and the electronic component mounting substrate 1 or between the electronic component mounting substrate 1 and the module substrate 5 is good, and the electronic component mounting substrate 1 having excellent reliability. It can be.
- the second via conductor group 14G constituting the second via conductor group 14G is formed.
- the length of the two via conductors 14 becomes smaller than the length of the first via conductors 13 constituting the first via conductor group 13G, and the thermal resistance of the second via conductors 14 constituting the second via conductor group 14G becomes small.
- the heat generated by the second via conductor group 14G is further suppressed, and the bias of the heat is suppressed, so that the deformation and distortion of the electronic component mounting board 1 can be suppressed.
- the thickness of the insulating layer 11a provided with the second via conductor group 14G is reduced to about 0.8 to 0.95 times the thickness of the insulating layer 11a provided with the first via conductor group 13G.
- the electronic component mounting substrate 1 in the fourth embodiment can be suitably used in a thin and high-power electronic device, and the reliability of the electronic component mounting substrate 1 can be improved.
- a light emitting element is mounted as the electronic component 2, it can be suitably used as the electronic component mounting substrate 1 for a thin and high luminance light emitting device.
- the electronic component mounting substrate 1 of the fourth embodiment can be manufactured using the same manufacturing method as the electronic component mounting substrate 1 of the above-described embodiment.
- the present disclosure is not limited to the above-described exemplary embodiments, and various modifications can be made.
- the electronic component mounting substrate 1 in which chamfered portions or arc-shaped cutout portions are formed in the thickness direction of the insulating substrate 11 at corners of the insulating substrate 11 may be used.
- the mounting electrode 15 and the terminal electrode 16 provided on one main surface or the other main surface of the insulating substrate 11 are formed by the cofire method in the above-described example, but a conventionally known postfire method or thin film method, etc. It may be made of a metal layer formed using In this case, the electronic component mounting substrate 1 and the electronic device having excellent positional accuracy can be obtained.
- the insulating substrate 11 is formed of two insulating layers 11a.
- the insulating substrate 11 may be formed of three or more insulating layers 11a.
- a plurality of first via conductors 13 are formed in two insulating layers 11a on one main surface side, and a plurality of first via conductors 11a are formed on one insulating layer 11a on the other main surface side.
- the second via conductor 14 may be formed.
- a wide area wiring conductor 17 connecting the plurality of first via conductors 13 on the one main surface side and the plurality of first via conductors 13 on the other main surface side may be provided between the insulating layers 11a. Absent.
- the terminal electrode 16 is provided on the other main surface of the insulating substrate 11, but a hole is provided between the side surface of the insulating substrate 11 and the other main surface, so that the terminal electrode 16 extends from the other main surface of the insulating substrate 11. You may have what is called a castellation conductor by which the electrode 16 for terminals was extended over the inner surface of the hole.
- the mounting electrode 15 or the terminal electrode 16 may be different in length or width from each of the mounting electrode 15 or the terminal electrode 16.
- the forms of the electronic component mounting substrate 1 of the first to fourth embodiments may be combined.
- the electronic component mounting substrate 1 of the second embodiment three or more terminal electrodes 16 provided on the other main surface side of the insulating substrate 11 may be provided, or the electronic component of the third embodiment.
- the mounting substrate 1 three or more mounting electrodes 15 provided on one main surface of the insulating substrate 11 may be provided.
- the wiring conductor 17 may have an extended portion 17 a.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Geometry (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Structure Of Printed Boards (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
Description
本発明の第1の実施形態における発光装置は、図1~図4に示された例のように、電子部品搭載用基板1と、電子部品搭載用基板1の上面に設けられた電子部品2とを含んでいる。電子装置は、図4に示された例のように、例えば電子モジュールを構成するモジュール用基板5上の接続パッド51に接合材6を用いて接続される。
次に、本発明の第2の実施形態による電子装置について、図5~図7を参照しつつ説明する。
次に、本発明の第3の実施形態による電子装置について、図11~図13を参照しつつ説明する。
次に、本発明の第4の実施形態による電子装置について、図14を参照しつつ説明する。
Claims (9)
- 主面に電子部品を搭載する搭載部を有する、平面視で矩形状の絶縁基板と、
該絶縁基板の厚み方向に貫くように設けられた、複数の第1ビア導体を有する第1ビア導体群および複数の第2ビア導体を有する第2ビア導体群とを有しており、
前記第1ビア導体より前記第2ビア導体を多く有し、
平面透視において、前記搭載部と前記第1ビア導体群と前記第2ビア導体群とが重ならないように配置されており、前記第1ビア導体群が前記搭載部と前記第2ビア導体群との間に位置していることを特徴とする電子部品搭載用基板。 - 平面透視において、前記第2ビア導体群が前記絶縁基板の外縁に沿って帯状に設けられていることを特徴とする請求項1に記載の電子部品搭載用基板。
- 平面透視において、前記第2ビア導体群の一端が前記絶縁基板の角部側に設けられていることを特徴とする請求項2に記載の電子部品搭載用基板。
- 平面透視において、前記第1ビア導体群が帯状に設けられていることを特徴とする請求項1乃至請求項3のいずれかに記載の電子部品搭載用基板。
- 平面透視において、前記第2ビア導体群が相対するように位置していることを特徴とする請求項1乃至請求項4のいずれかに記載の電子部品搭載用基板。
- 平面透視において、前記第1ビア導体群が相対するように位置していることを特徴とする請求項1乃至請求項5のいずれかに記載の電子部品搭載用基板。
- 前記第1ビア導体の径が前記第2ビア導体の径より大きくなっていることを特徴とする請求項1乃至請求項6のいずれかに記載の電子部品搭載用基板。
- 請求項1乃至請求項7のいずれかに記載の電子部品搭載用基板と、
前記搭載部に搭載された電子部品とを有することを特徴とする電子装置。 - 接続パッドを有するモジュール用基板と、
前記接続パッドにはんだを介して接続された請求項8に記載の電子装置とを有することを特徴とする電子モジュール。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2018514622A JP6698826B2 (ja) | 2016-04-25 | 2017-04-25 | 電子部品搭載用基板、電子装置および電子モジュール |
US16/094,976 US10985098B2 (en) | 2016-04-25 | 2017-04-25 | Electronic component mounting substrate, electronic device, and electronic module |
CN201780024175.8A CN109075133B (zh) | 2016-04-25 | 2017-04-25 | 电子部件搭载用基板、电子装置以及电子模块 |
EP17789535.6A EP3451371A4 (en) | 2016-04-25 | 2017-04-25 | ELECTRONIC COMPONENT MOUNTING SUBSTRATE, ELECTRONIC DEVICE, AND ELECTRONIC MODULE |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2016-087154 | 2016-04-25 | ||
JP2016087154 | 2016-04-25 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2017188253A1 true WO2017188253A1 (ja) | 2017-11-02 |
Family
ID=60159650
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2017/016386 WO2017188253A1 (ja) | 2016-04-25 | 2017-04-25 | 電子部品搭載用基板、電子装置および電子モジュール |
Country Status (5)
Country | Link |
---|---|
US (1) | US10985098B2 (ja) |
EP (1) | EP3451371A4 (ja) |
JP (1) | JP6698826B2 (ja) |
CN (1) | CN109075133B (ja) |
WO (1) | WO2017188253A1 (ja) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11784117B2 (en) * | 2019-02-27 | 2023-10-10 | Kyocera Corporation | Wiring board, electronic device, and electronic module |
JP7449768B2 (ja) * | 2020-04-23 | 2024-03-14 | 新光電気工業株式会社 | セラミックス基板及びその製造方法、静電チャック、基板固定装置、半導体装置用パッケージ |
WO2021246389A1 (ja) | 2020-06-03 | 2021-12-09 | 日亜化学工業株式会社 | 面状光源及びその製造方法 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006310783A (ja) * | 2005-03-30 | 2006-11-09 | Sanyo Electric Co Ltd | 回路装置 |
JP2011103358A (ja) * | 2009-11-10 | 2011-05-26 | Panasonic Corp | 半導体実装構造体 |
JP2015122351A (ja) * | 2013-12-20 | 2015-07-02 | 京セラ株式会社 | 電子部品搭載基板および回路基板 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001185653A (ja) * | 1999-10-12 | 2001-07-06 | Fujitsu Ltd | 半導体装置及び基板の製造方法 |
JP3546961B2 (ja) * | 2000-10-18 | 2004-07-28 | 日本電気株式会社 | 半導体装置搭載用配線基板およびその製造方法、並びに半導体パッケージ |
US7109573B2 (en) * | 2003-06-10 | 2006-09-19 | Nokia Corporation | Thermally enhanced component substrate |
JP4271590B2 (ja) * | 2004-01-20 | 2009-06-03 | 新光電気工業株式会社 | 半導体装置及びその製造方法 |
US8031484B2 (en) * | 2006-06-16 | 2011-10-04 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | IC packages with internal heat dissipation structures |
JP5223571B2 (ja) * | 2008-09-30 | 2013-06-26 | 富士通株式会社 | 半導体装置、基板設計方法、基板設計装置 |
US9082806B2 (en) * | 2008-12-12 | 2015-07-14 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
US8373073B2 (en) * | 2009-05-29 | 2013-02-12 | Ibiden Co., Ltd. | Wiring board and method for manufacturing the same |
US8421213B2 (en) * | 2009-08-24 | 2013-04-16 | Unimicron Technology Corporation | Package structure |
JP5670250B2 (ja) * | 2011-04-18 | 2015-02-18 | イビデン株式会社 | Led基板、発光モジュール、発光モジュールを有する機器、led基板の製造方法、発光モジュールの製造方法、及び発光モジュールを有する機器の製造方法 |
JP6423141B2 (ja) | 2013-08-26 | 2018-11-14 | 京セラ株式会社 | 発光素子搭載用部品および発光装置 |
KR20160083850A (ko) * | 2013-09-04 | 2016-07-12 | 다이솔 엘티디 | 광전지 장치 |
US9232686B2 (en) * | 2014-03-27 | 2016-01-05 | Intel Corporation | Thin film based electromagnetic interference shielding with BBUL/coreless packages |
-
2017
- 2017-04-25 US US16/094,976 patent/US10985098B2/en active Active
- 2017-04-25 CN CN201780024175.8A patent/CN109075133B/zh active Active
- 2017-04-25 WO PCT/JP2017/016386 patent/WO2017188253A1/ja active Application Filing
- 2017-04-25 JP JP2018514622A patent/JP6698826B2/ja active Active
- 2017-04-25 EP EP17789535.6A patent/EP3451371A4/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006310783A (ja) * | 2005-03-30 | 2006-11-09 | Sanyo Electric Co Ltd | 回路装置 |
JP2011103358A (ja) * | 2009-11-10 | 2011-05-26 | Panasonic Corp | 半導体実装構造体 |
JP2015122351A (ja) * | 2013-12-20 | 2015-07-02 | 京セラ株式会社 | 電子部品搭載基板および回路基板 |
Non-Patent Citations (1)
Title |
---|
See also references of EP3451371A4 * |
Also Published As
Publication number | Publication date |
---|---|
JPWO2017188253A1 (ja) | 2019-02-14 |
CN109075133B (zh) | 2022-08-09 |
US20190148278A1 (en) | 2019-05-16 |
EP3451371A1 (en) | 2019-03-06 |
CN109075133A (zh) | 2018-12-21 |
EP3451371A4 (en) | 2019-10-23 |
JP6698826B2 (ja) | 2020-05-27 |
US10985098B2 (en) | 2021-04-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP6791719B2 (ja) | 電子部品搭載用基板、電子装置および電子モジュール | |
US11145587B2 (en) | Electronic component mounting substrate, electronic device, and electronic module | |
US10699993B2 (en) | Wiring board, electronic device, and electronic module | |
WO2017188253A1 (ja) | 電子部品搭載用基板、電子装置および電子モジュール | |
JP6408423B2 (ja) | パッケージおよび電子装置 | |
US11004781B2 (en) | Electronic component mounting substrate, electronic device, and electronic module | |
JP2017152433A (ja) | 電子部品搭載用基板、電子装置および電子モジュール | |
JP6595580B2 (ja) | 配線基板、電子装置および電子モジュール | |
CN110326101B (zh) | 布线基板、电子装置及电子模块 | |
US10937707B2 (en) | Wiring substrate, electronic device, and electronic module | |
JP2018049988A (ja) | 配線基板、電子装置および電子モジュール | |
JP6737646B2 (ja) | 配線基板、電子装置および電子モジュール | |
WO2018097313A1 (ja) | 配線基板、電子装置および電子モジュール | |
JP2017063093A (ja) | 配線基板、電子装置および電子モジュール | |
JP6595308B2 (ja) | 電子部品搭載用基板、電子装置および電子モジュール | |
JP6633381B2 (ja) | 電子部品搭載用基板、電子装置および電子モジュール | |
JP2018166161A (ja) | 配線基体および撮像装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ENP | Entry into the national phase |
Ref document number: 2018514622 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2017789535 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2017789535 Country of ref document: EP Effective date: 20181126 |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 17789535 Country of ref document: EP Kind code of ref document: A1 |