WO2017128765A1 - 像素结构及其制备方法、阵列基板和显示装置 - Google Patents
像素结构及其制备方法、阵列基板和显示装置 Download PDFInfo
- Publication number
- WO2017128765A1 WO2017128765A1 PCT/CN2016/101546 CN2016101546W WO2017128765A1 WO 2017128765 A1 WO2017128765 A1 WO 2017128765A1 CN 2016101546 W CN2016101546 W CN 2016101546W WO 2017128765 A1 WO2017128765 A1 WO 2017128765A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- insulating layer
- pixel structure
- gate
- gate insulating
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 99
- 239000000758 substrate Substances 0.000 title claims abstract description 52
- 230000008569 process Effects 0.000 claims abstract description 68
- 229920002120 photoresistant polymer Polymers 0.000 claims abstract description 64
- 229910052751 metal Inorganic materials 0.000 claims abstract description 58
- 239000002184 metal Substances 0.000 claims abstract description 58
- 238000004519 manufacturing process Methods 0.000 claims abstract description 25
- 238000005530 etching Methods 0.000 claims abstract description 14
- 239000010409 thin film Substances 0.000 claims description 35
- 238000002360 preparation method Methods 0.000 claims description 23
- 238000002161 passivation Methods 0.000 claims description 19
- 210000001624 hip Anatomy 0.000 claims description 10
- 239000010408 film Substances 0.000 claims description 5
- 239000011810 insulating material Substances 0.000 claims description 5
- 239000000463 material Substances 0.000 claims description 5
- 239000003989 dielectric material Substances 0.000 abstract 1
- 238000000059 patterning Methods 0.000 description 12
- 230000018109 developmental process Effects 0.000 description 9
- 239000004973 liquid crystal related substance Substances 0.000 description 7
- 238000000151 deposition Methods 0.000 description 6
- 230000000694 effects Effects 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 4
- 230000008021 deposition Effects 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 238000005336 cracking Methods 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000011031 large-scale manufacturing process Methods 0.000 description 2
- 239000012528 membrane Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000005484 gravity Effects 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 238000004886 process control Methods 0.000 description 1
- 230000007261 regionalization Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- OFIYHXOOOISSDN-UHFFFAOYSA-N tellanylidenegallium Chemical compound [Te]=[Ga] OFIYHXOOOISSDN-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/124—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42384—Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78636—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device with supplementary region or layer for improving the flatness of the device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
Definitions
- the present invention belongs to the field of display technologies, and in particular, to a pixel structure, a method for fabricating the same, an array substrate, and a display device.
- the liquid crystal display device is one of the most widely used flat panel display devices, and its main component is a liquid crystal panel.
- the liquid crystal panel mainly includes a color filter substrate, an array substrate, and a liquid crystal disposed therebetween.
- the array substrate is an important part of the LCD device, and includes a Thin Film Transistor (TFT) and a pixel electrode connected to the thin film transistor, and controls the pixel electrode to generate a corresponding electric field by controlling the on and off of the thin film transistor.
- TFT Thin Film Transistor
- pixel electrode connected to the thin film transistor, and controls the pixel electrode to generate a corresponding electric field by controlling the on and off of the thin film transistor.
- the driving and control of the liquid crystal is realized, and image display is realized.
- thin film transistors are also important control elements in OLED devices.
- the thin film transistor generally includes a layer structure of a gate layer 4, a gate insulating layer 2, an active layer 6, a source 7A, and a drain 7B which are sequentially disposed.
- a relative step is formed between the gate layer 4 and the gate insulating layer 2, so that the gate insulating layer 2 is easily at the edge of the gate layer 4.
- a fracture occurs, causing the gate layer 4 to be exposed to cause a defect.
- the currently common solution is to increase the thickness of the gate insulating layer 2 to prevent cracking, but this method cannot fundamentally solve the above problems, and may also cause process time to grow and further cause subsequent process problems. risk.
- the front display shows technical problems to be solved in the field.
- the present invention is directed to the above-mentioned deficiencies in the prior art, and provides a pixel structure and a method for fabricating the same, an array substrate and a display device.
- the method for fabricating the pixel structure does not require an additional mask and patterning process.
- the problem that the gate insulating layer is easily broken, for example, when the gate insulating layer is deposited on the gate, is effectively solved in the prior art, and the risk of the gate being exposed due to the breakage of the gate insulating layer is avoided, and the pixel structure is further
- the preparation method has simple process and can effectively improve production efficiency.
- the method for preparing a pixel structure comprises: sequentially forming an insulating layer and a photoresist layer on a transparent substrate; exposing and developing the photoresist layer in a back exposure process to be in the photoresist layer Forming a trench having an opening area close to the insulating layer greater than an opening area thereof away from the insulating layer; removing a portion of the insulating material of the insulating layer through the trench by an etching process to be in the insulating layer Forming a slot; forming a metal layer on a side of the photoresist layer away from the insulating layer, a portion of the metal layer is embedded in the slot; removing the photoresist layer and the metal thereon by a lift-off process The layer portion retains a portion of the metal layer within the slot.
- the photoresist layer is a transparent dielectric layer.
- exposure is performed using an opaque mask such that the cross-sectional shape of the groove along a plane perpendicular to the plane of the transparent substrate is a trapezoidal shape in which the waists are straight.
- the cross-sectional shape of the groove along a plane perpendicular to the plane of the transparent substrate is an isosceles trapezoidal shape in which the two waists are straight lines.
- the semi-transmissive film mask may be used for exposure such that the cross-sectional shape of the groove along a plane perpendicular to the plane of the transparent substrate is a trapezoidal shape in which the two waists are arcs, the arc Projecting toward the inside of the groove.
- the cross-sectional shape of the groove along a plane perpendicular to a plane of the transparent substrate is an isosceles trapezoidal shape in which the two waists may be curved.
- the pixel structure includes a thin film transistor, and the insulating layer is a gate insulating layer in the thin film transistor, embedded in the slot of the insulating layer
- the metal layer is a gate layer in the thin film transistor, and an active layer and a source and drain layer are sequentially disposed above the gate insulating layer.
- an auxiliary gate insulating layer is further disposed between the gate insulating layer and the active layer, and the auxiliary gate insulating layer is formed of the same material as the gate insulating layer and completely covered The gate insulating layer and the gate layer.
- the pixel structure includes a thin film transistor and a pixel electrode layer and a passivation layer, the insulating layer is the passivation layer, and the metal layer embedded in the slot of the insulating layer is The pixel electrode layer is described.
- the pixel structure provided by the present invention is prepared by the method for fabricating a pixel structure provided by the present invention, the pixel structure comprising an insulating layer and a metal layer embedded in the interior of the insulating layer.
- the pixel structure includes a thin film transistor
- the insulating layer is a gate insulating layer in the thin film transistor
- the metal layer embedded in the slot of the insulating layer is the thin film transistor
- an active layer and a source and drain layer are sequentially disposed above the gate insulating layer.
- an auxiliary gate insulating layer is further disposed between the gate insulating layer and the active layer, and the auxiliary gate insulating layer is formed of the same material as the gate insulating layer and completely covered The gate insulating layer and the gate layer.
- the pixel structure includes a thin film transistor and a pixel electrode layer and a passivation layer, the insulating layer is the passivation layer, and the metal layer embedded in the slot of the insulating layer is The pixel electrode layer is described.
- the array substrate provided by the present invention includes the pixel structure provided by the present invention.
- the display device provided by the present invention includes the array substrate provided by the present invention.
- the preparation of the insulating layer and the metal layer embedded in the inner portion of the insulating layer is realized by using a back exposure process, and the additional mask plate and patterning process are not required to be effectively solved.
- the gate insulating layer is deposited on the gate, the gate insulating layer is prone to breakage, the risk of gate exposure due to breakage of the gate insulating layer is avoided, and by using a back exposure process.
- the preparation method is simple and easy to carry out, has universality, is easy to be used in actual production to realize large-scale production, and can effectively improve production efficiency.
- FIG. 1 is a schematic structural view of a pixel structure in the prior art.
- FIG. 2 is a schematic structural view of a pixel structure in a first embodiment of the present invention.
- FIG. 3 is a schematic flow chart of a method for fabricating a pixel structure in a first embodiment of the present invention.
- FIG. 4A to 4G are schematic structural views corresponding to a flow of a method for fabricating the pixel structure of FIG. 2, wherein:
- 4A is a schematic structural view of forming an insulating layer and a photoresist layer
- FIG. 4B is a schematic view showing a back exposure process on the basis of FIG. 4A;
- FIG. 4C is a schematic structural view of forming a trench in a photoresist layer on the basis of FIG. 4B;
- 4D is a schematic structural view showing the formation of a slot in the insulating layer on the basis of FIG. 4C;
- FIG. 4E is a schematic structural view of forming a metal layer on the basis of FIG. 4D;
- 4F is a schematic structural view showing formation of a gate electrode on the basis of FIG. 4E;
- 4G is a schematic structural view of a pixel structure finally formed on the basis of FIG. 4F.
- Fig. 5A is a schematic view showing a back exposure process in the second embodiment of the present invention.
- FIG. 5B is a schematic view showing the structure of forming a trench in a photoresist layer on the basis of FIG. 5A.
- the technical idea of the present invention is that the inventors have analyzed the performance of a plurality of products formed by the exposure process, and found that in the exposure process, the exposure step and the development step are in the photoresist layer as a photolithography medium due to the scattering effect of light.
- the formed trench has an opening area on a side close to the light source that is larger than an opening area on the other side away from the light source.
- the opening area of the groove formed in the photoresist layer as the photolithography medium on the side close to the light source is larger than the opening area away from the other side of the light source, combined with the peeling process
- the method for fabricating the pixel structure of the present invention not only effectively solves the problem that the gate insulating layer is easily broken when depositing the gate insulating layer on the gate electrode in the prior art, and avoids the breakage of the gate insulating layer.
- the risk of gate exposure, and the method of fabricating the pixel structure of the present invention saves one patterning process.
- the embodiment provides a pixel structure and a preparation method thereof.
- the preparation method is simple and easy, and the prepared pixel structure has high yield and good performance.
- the method for preparing a pixel structure includes: sequentially forming an insulating layer and a photoresist layer on a transparent substrate; exposing and developing the photoresist layer by using a back exposure process to form the photoresist layer Forming a trench in which an opening area of the trench adjacent to the insulating layer is larger than an opening area thereof away from the insulating layer; and an etching process is performed to remove a portion of the insulating material of the insulating layer from the region exposed by the trench to be in the insulating layer Forming a slot in the sidewall; forming a metal layer on a side of the photoresist layer away from the insulating layer, a portion of the metal layer is embedded in the slot; removing the photoresist layer and the thereon by a lift-off process The metal layer portion retains a portion of the metal layer within the slot.
- the pixel structure prepared by the above preparation method includes an insulating layer and a metal layer embedded inside the insulating layer.
- the pixel structure may include a thin film transistor, for example, a top gate thin film transistor, wherein the insulating layer is a gate insulating layer of the thin film transistor,
- the metal layer is a gate layer of the thin film transistor, for example, an active layer and a source and drain layer are sequentially disposed above the gate insulating layer (ie, a side away from the transparent substrate).
- a glass substrate is preferably used as the transparent substrate.
- the thin film transistor in the pixel structure includes a gate electrode 4, a gate insulating layer 2, an active layer 6, an auxiliary gate insulating layer 5, a source electrode 7A, and a drain electrode 7B.
- the thin film transistor may further include a passivation layer 8 and a pixel electrode layer 9 to form a pixel structure.
- a method of fabricating the pixel structure of the present invention will be described in detail below by taking a gate insulating layer in a thin film transistor and a gate layer embedded in a gate insulating layer as an example.
- the method of fabricating the pixel structure includes steps S1 to S5.
- Step S1 sequentially forming an insulating layer and a photoresist layer on the transparent substrate.
- the insulating layer 2 and the photoresist layer 3 are sequentially formed by, for example, deposition and coating.
- the insulating layer 2 is the gate insulating layer 2.
- the gate insulating layer 2 is formed by using silicon oxide, silicon nitride, tantalum oxide, silicon oxynitride, aluminum oxide, and the photoresist layer 3 is formed.
- the photoresist layer 3 is formed on the side of the gate insulating layer 2 away from the transparent substrate 1.
- a glass substrate is preferably used as the transparent substrate 1.
- Step S2 exposing and developing the photoresist layer by a back exposure process to form a trench in the photoresist layer, the opening area of the trench near the insulating layer being larger than the opening away from the insulating layer area.
- the insulating layer 2 is closer to the exposure light source with respect to the photoresist layer 3.
- a trench 31 is formed in the photoresist layer 3.
- the opening area of the trench 31 near the insulating layer 2 is larger than the opening area away from the insulating layer 2, that is, the trench 31 is formed as shown in FIG. 4C.
- the cross-sectional shape of the surface perpendicular to the plane of the transparent substrate 1 is a trapezoidal shape.
- the full-permeation mask in the back exposure process, may be used for exposure such that the cross-sectional shape of the trench 31 along the plane perpendicular to the plane of the transparent substrate 1 is a trapezoidal shape in which the two waists are linear.
- the groove 31 is formed in an isosceles trapezoidal shape in which the cross-sectional shape of the surface perpendicular to the plane of the transparent substrate 1 is a straight line.
- step S1 In order to realize the back exposure process, it is necessary to complete the transparent base after step S1.
- the board 1 is turned over, as shown in FIG. 4B, so that the transparent substrate 1 and the insulating layer 2 are closer to the exposure light source with respect to the photoresist layer 3.
- the exposure light source is placed at the center position of the light-transmitting region of the mask, the illumination of the center of the light-transmitting region of the mask is most intense when exposed, and the region of the light-transmitting region is gradually transitioned from the center to the edge.
- the intensity of the photoresist is weaker and weaker, and the intensity of the light received by the photoresist layer 3 is weakly distributed as the intermediate strong edge as shown in FIG. 4B.
- the photoresist layer 3 will be formed.
- the cross-sectional shape along the plane perpendicular to the plane of the transparent substrate 1 is an isosceles trapezoidal shaped groove 31, and then the transparent substrate 1 is turned over as shown in Fig. 4C.
- Step S3 removing a portion of the insulating material of the region of the insulating layer exposed through the trench by an etching process to form a hole in the insulating layer.
- the properties of the insulating material of the insulating layer 2 are etched by a corresponding etching method (for example, a dry etching process for the gate insulating layer), and a hole is formed in the insulating layer 2.
- etching in the slot 21 is mainly based on physical bombardment, thereby ensuring that the cross-sectional shape of the slot 21 along a plane perpendicular to the plane of the transparent substrate 1 can be substantially kept rectangular, that is, the side of the slot 21 The wall is perpendicular to the plane of the transparent substrate 1.
- Step S4 forming a metal layer on a side of the photoresist layer away from the insulating layer, a portion of the metal layer being embedded in the slot.
- the metal layer 40 is formed over the photoresist layer 3 on which the trenches 31 are formed by, for example, sputtering.
- a gate metal layer 40 is deposited.
- the gate metal layer 40 will be broken during the deposition process, a portion is located above the photoresist layer 3, and a portion falls into the trench 31 to form.
- the portion of the gate metal layer in the slot 21 is partially separated from the remaining metal layer.
- Step S5 removing the photoresist layer and the metal layer portion thereon by a lift-off process, and retaining the metal layer portion in the slot.
- step S5 it is only necessary to peel off the photoresist layer 3 and the metal layer portion located thereon, and the exposure, development and etching processes of the gate metal layer 40 are not required, and the formation as shown in FIG. 4F can be formed.
- the pattern of the gate layer 4 embedded in the gate insulating layer 2 is shown to greatly increase the production efficiency.
- the gate insulating layer is 2
- the gate metal layer 40 may be directly deposited over the photoresist layer 3 without removing the photoresist layer 3, due to the presence of the trenches 31, deposition A portion of the gate metal layer 40 may fall into the trench 21 in the gate insulating layer 2, thereby eliminating the need for the exposure, development, and etching processes of the gate metal layer 40, but only for the photoresist layer 3 and The portion of the gate metal layer thereon is peeled off to form the gate layer 4 embedded in the gate insulating layer 2, which greatly simplifies the process.
- the photoresist layer 3 is When the gate metal layer 40 is deposited thereon, there is a certain gap between the portion of the gate metal layer that is recessed into the trench 31 and embedded in the trench 21 and the portion of the photoresist layer that is the sidewall of the trench 31 (as shown in the figure).
- the distance A in 4E therefore, in the stripping process, the photoresist layer to be removed is not connected with the portion of the gate metal layer to be retained in the slot 21, thereby completely removing the photoresist.
- the purpose of layer 3 and the portion of the gate metal layer thereon is the purpose of layer 3 and the portion of the gate metal layer thereon.
- the auxiliary gate insulating layer 5 is also formed on the gate insulating layer 2 and the gate layer 4.
- the auxiliary gate insulating layer 5 may be made of the same material as the gate insulating layer 2. Forming and completely covering the gate insulating layer 2 and the gate 4, thereby obtaining a better gate insulating effect, ensuring mutual interaction between the gate layer 4 and the active layer 6, the source 7A and the drain 7B to be subsequently formed. Independent (ie, insulated from each other).
- the gate layer 4 formed in FIG. 4E shows a more desirable deposition effect, that is, the gate layer 4 formed in FIG. 4E is located exactly within the slot 21 without excessive buildup on the gate insulating layer 2 in the trench 31.
- the gate metal layer 40 is deposited in the trench 31 except for being deposited in the trench 21. Excessive accumulation occurs on the insulating layer 2.
- the gate layer 4 can be surely formed on the subsequent active layer 6, source 7A and drain 7B. Independent of each other (ie, insulated from each other), thereby reducing the need for precision in the deposition process begging.
- the forming process of the auxiliary gate insulating layer 5 only needs to include a film forming process, and does not involve other process steps, so the process difficulty is not substantially increased. Further, if the thickness of the thin film transistor in the pixel structure is limited, the thickness of the auxiliary gate insulating layer 5 can be thinned while keeping the thickness of the gate insulating layer 2 constant. In this way, it is possible to avoid reducing the thickness of the gate insulating layer 2 and increasing the risk of cracking thereof, and avoiding the situation in which the thickness of the gate insulating layer 2 is intentionally increased in order to ensure that the gate insulating layer 2 does not break in the prior art. Thereby, the array substrate including the pixel structure of the embodiment can be made lighter and thinner, and the possibility of realizing a thin display panel is ensured.
- the method for fabricating the pixel structure of the present embodiment further includes the steps of forming the active layer 6, the source 7A and the drain 7B, and the like, and forming the passivation layer 8, the pixel electrode layer 9, and the like over the thin film transistor. The steps are not detailed here.
- Fig. 4G schematically shows a schematic structural view of the finally formed pixel structure of the present embodiment.
- the photoresist layer 3 is exposed by a back exposure process such that an opening thereof is formed in the photoresist layer 3 away from the gate insulating layer 2 to be smaller than the gate insulating layer 2
- only the strip of the photoresist layer 3 needs to be stripped to remove the unnecessary holes 21 (ie, the photoresist layer 3).
- the gate metal layer portion of the upper layer is removed together with the photoresist layer 3, while the gate layer 4 in the trench 21 is left, so that a patterning process for additionally forming a pattern for forming the gate layer 4 is not required (for example, exposure) , development and etching processes) greatly simplify the preparation of pixel structures.
- the gate layer 4 is embedded in the gate insulating layer according to the current semiconductor fabrication method.
- the inside of 2 needs to adopt two patterning processes, one of which realizes the pattern of the gate insulating layer 2 including the slot 21, and the other patterning process realizes the patterning of the gate layer 4, which not only increases the cost, At the same time, the process is more complicated and not worth the candle.
- the gate layer can be embedded in the gate insulating layer, which not only avoids forming a step difference between the gate and the gate insulating layer in the thin film transistor in the pixel structure but reduces the gate insulating layer at the edge of the gate layer.
- the risk of breakage is prone to occur, and the patterning process for forming the gate layer is saved, the process is simple, the cost is reduced, the efficiency is improved, and the yield of the formed pixel structure is also improved.
- the embodiment provides a pixel structure and a preparation method thereof.
- the preparation method is simple, and the prepared pixel structure has high yield and good performance.
- the method of fabricating the pixel structure of the present embodiment will be described in detail by taking the gate insulating layer 2 in the thin film transistor and the gate layer 4 embedded in the gate insulating layer 2 as an example.
- the method for fabricating the pixel structure of the present embodiment is different in that, when the trench 31 is formed in the photoresist layer 3, the semi-transmissive film mask is used for exposure in the back exposure process.
- the cross-sectional shape of the groove 31 along the plane perpendicular to the plane of the transparent substrate is a trapezoidal shape in which the two waists are arcs, and the arc protrudes toward the inside of the groove 31.
- the groove 31 is formed such that its cross-sectional shape perpendicular to the plane of the plane of the transparent substrate 1 is an isosceles trapezoidal shape in which the waists are curved.
- the mask used is a semi-transmissive film mask as shown in FIG. 5A, which is a full-transparent mask to be used in the first embodiment.
- the edge of the full permeable membrane is replaced by a semi-permeable membrane, so that the side of the cross-sectional shape of the groove 31 formed in the photoresist layer 3 along the plane perpendicular to the plane of the transparent substrate 1 is no longer Straight lines, but a groove 31 having a curved line along the side of the cross-sectional shape perpendicular to the plane of the plane of the transparent substrate 1 as shown in FIG. 5B, without affecting the finally formed gate layer 4 Under the premise of the pattern, the risk of the photoresist layer 3 collapsing at the opening of the trench 31 can be effectively avoided.
- the gate layer can be embedded in the gate insulating layer only by using one patterning process, which can not only prevent the gate and the gate in the thin film transistor in the pixel structure from being insulated. Forming a step difference between the layers reduces the risk that the gate insulating layer is prone to breakage at the edge of the gate layer, and saves
- the patterning process for forming the gate layer is simple in process, reduces cost, improves efficiency, and improves the yield of the formed pixel structure.
- the embodiment provides a pixel structure and a preparation method thereof.
- the preparation method is simple, and the prepared pixel structure has high yield and good performance.
- the method of fabricating the pixel structure of the present embodiment is different from the first embodiment or the second embodiment in that the present embodiment forms the passivation layer 8 and the pixel electrode layer 9 embedded in the passivation layer 8 as The method of preparing the pixel structure of the present embodiment will be described in detail by way of examples.
- the insulating layer and the metal layers embedded in the inside of the insulating layer are a passivation layer 8 and a pixel electrode layer 9 embedded inside the passivation layer 8, respectively.
- the passivation layer 8 and the pixel electrode layer 9 may be formed on the transparent substrate 1, and then a thin film transistor is formed over the passivation layer 8 and the pixel electrode layer 9. That is, the thin film transistor in the pixel structure prepared by the method for fabricating the pixel structure of the present embodiment is located on the side of the passivation layer 8 and the pixel electrode layer 9 away from the transparent substrate 1.
- the insulating layer and the metal layer embedded in the inner portion of the insulating layer may be the gate insulating layer 2 and the gate layer 4, respectively.
- the passivation layer 8 and the pixel electrode layer 9 may be respectively. It is easy to understand that the method for preparing the pixel structure of the present invention can be applied to the like gate insulating layer 2 and the gate layer 4 and the passivation layer 8 as long as the back exposure process can be performed through the transparent substrate and combined with the lift-off process.
- the preparation of the other layer structure of the semiconductor device other than the combination of the two structures of the pixel electrode layer 9 is not specifically limited herein.
- the preparation of the insulating layer and the metal layer embedded in the inside of the insulating layer is achieved by using a back exposure process, without adding an additional mask and pattern
- the process effectively solves the problem that the gate insulating layer is easy to be used in the prior art, for example, when depositing a gate insulating layer on the gate.
- the problem of fracture occurs, avoiding the risk of gate exposure due to breakage of the gate insulating layer, and forming an opening area close to the insulating layer in the photoresist layer by using a back exposure process is larger than an opening area away from the insulating layer
- the trench and the stripping process enable the formation of the pattern of the gate layer without the need of exposure, development and etching processes, which reduces the number of process steps and saves cost. Therefore, the preparation method of the pixel structure is simple and easy, Popularity, easy to use in actual production to achieve large-scale production, can effectively improve production efficiency.
- the present embodiment provides an array substrate comprising the pixel structure formed by the preparation method of any one of the first to third embodiments.
- the array substrate includes a plurality of pixel structures arranged in a matrix.
- the preparation process of the array substrate is simpler and the product yield is higher.
- the embodiment provides a display device using the array substrate of the fourth embodiment.
- the display device may be any product or component having a display function such as a liquid crystal panel, an electronic paper, an OLED panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, and the like.
- a display function such as a liquid crystal panel, an electronic paper, an OLED panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, and the like.
- the display device has a better display effect and a longer product life.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Nonlinear Science (AREA)
- Chemical & Material Sciences (AREA)
- Optics & Photonics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Mathematical Physics (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Thin Film Transistor (AREA)
- Liquid Crystal (AREA)
Abstract
Description
Claims (15)
- 一种像素结构的制备方法,所述像素结构包括绝缘层和金属层,所述制备方法包括:在透明基板上依次形成绝缘层和光刻胶层;采用背曝光工艺对所述光刻胶层进行曝光、显影,以在所述光刻胶层中形成沟槽,所述沟槽的靠近绝缘层的开口面积大于其远离绝缘层的开口面积;采用刻蚀工艺去除绝缘层的通过所述沟槽暴露的区域的部分绝缘材料,以在绝缘层中形成槽孔;在所述光刻胶层的远离绝缘层的一侧形成金属层,该金属层的一部分嵌于所述槽孔内;采用剥离工艺去除所述光刻胶层及其上的金属层部分,保留所述槽孔内的金属层部分。
- 根据权利要求1所述的像素结构的制备方法,其中,所述光刻胶层为透明介质层。
- 根据权利要求1所述的像素结构的制备方法,其中,在背曝光工艺中,采用不透明掩模板进行曝光,使得所述沟槽沿垂直于透明基板所在平面的面的截面形状为两腰是直线的梯形形状。
- 根据权利要求1所述的像素结构的制备方法,其中,在背曝光工艺中,采用半透膜掩模板进行曝光,使得所述沟槽沿垂直于透明基板所在平面的面的截面形状为两腰是弧线的梯形形状,所述弧线朝向所述沟槽内凸出。
- 根据权利要求3所述的像素结构的制备方法,其中,所述沟槽沿垂直于透明基板所在平面的面的截面形状为两腰是直线的等腰梯形形状。
- 根据权利要求4所述的像素结构的制备方法,其中,所述沟槽沿垂直于透明基板所在平面的面的截面形状为两腰是弧线的 等腰梯形形状。
- 根据权利要求1所述的像素结构的制备方法,其中,所述像素结构包括薄膜晶体管,所述绝缘层为所述薄膜晶体管中的栅极绝缘层,嵌于所述绝缘层的所述槽孔中的所述金属层为所述薄膜晶体管中的栅极层,所述栅极绝缘层的上方还依次设置有源层以及源漏极层。
- 根据权利要求7所述的像素结构的制备方法,其中,所述栅极绝缘层与所述有源层之间还设置有辅助栅极绝缘层,所述辅助栅极绝缘层采用与所述栅极绝缘层相同的材料形成、且完全覆盖所述栅极绝缘层以及所述栅极层。
- 根据权利要求1所述的像素结构的制备方法,其中,所述像素结构包括薄膜晶体管以及像素电极层和钝化层,所述绝缘层为所述钝化层,嵌于所述绝缘层的所述槽孔中的所述金属层为所述像素电极层。
- 一种根据权利要求1所述的像素结构的制备方法制备的像素结构,包括绝缘层以及嵌于所述绝缘层的内部的金属层。
- 根据权利要求10所述的像素结构,其中,所述像素结构包括薄膜晶体管,所述绝缘层为所述薄膜晶体管中的栅极绝缘层,嵌于所述绝缘层的所述槽孔中的所述金属层为所述薄膜晶体管中的栅极层,所述栅极绝缘层的上方还依次设置有源层以及源漏极层。
- 根据权利要求11所述的像素结构,其中,所述栅极绝缘层与所述有源层之间还设置有辅助栅极绝缘层,所述辅助栅极绝缘层采用与所述栅极绝缘层相同的材料形成、且完全覆盖所述栅 极绝缘层以及所述栅极层。
- 根据权利要求10所述的像素结构,其中,所述像素结构包括薄膜晶体管以及像素电极层和钝化层,所述绝缘层为所述钝化层,嵌于所述绝缘层的所述槽孔中的所述金属层为所述像素电极层。
- 一种阵列基板,包括权利要求10-13中任一项所述的像素结构。
- 一种显示装置,包括权利要求14所述的阵列基板。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/518,911 US10509286B2 (en) | 2016-01-26 | 2016-10-09 | Pixel structure and manufacturing method thereof, array substrate and display apparatus |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201610052345.0 | 2016-01-26 | ||
CN201610052345.0A CN105428245B (zh) | 2016-01-26 | 2016-01-26 | 像素结构及其制备方法、阵列基板和显示装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2017128765A1 true WO2017128765A1 (zh) | 2017-08-03 |
Family
ID=55506361
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2016/101546 WO2017128765A1 (zh) | 2016-01-26 | 2016-10-09 | 像素结构及其制备方法、阵列基板和显示装置 |
Country Status (3)
Country | Link |
---|---|
US (1) | US10509286B2 (zh) |
CN (1) | CN105428245B (zh) |
WO (1) | WO2017128765A1 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3675169A4 (en) * | 2017-08-21 | 2021-04-21 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | METHOD OF MANUFACTURING A FLEXIBLE DISPLAY BOARD AND FLEXIBLE DISPLAY BOARD |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105428245B (zh) | 2016-01-26 | 2019-03-01 | 京东方科技集团股份有限公司 | 像素结构及其制备方法、阵列基板和显示装置 |
CN105742240B (zh) * | 2016-04-05 | 2019-09-13 | 武汉华星光电技术有限公司 | 一种ltps阵列基板的制造方法 |
CN107768306A (zh) * | 2017-10-12 | 2018-03-06 | 惠科股份有限公司 | 显示面板及其制造方法 |
CN109037243B (zh) * | 2018-08-01 | 2022-01-11 | 京东方科技集团股份有限公司 | 用于显示装置的基板及其制作方法、显示装置 |
CN113009733B (zh) * | 2019-12-20 | 2023-06-20 | 京东方科技集团股份有限公司 | 像素结构及其制备方法、显示装置 |
CN111785737A (zh) * | 2020-07-15 | 2020-10-16 | Tcl华星光电技术有限公司 | 阵列基板、其制作方法及显示面板 |
CN112802871A (zh) * | 2020-12-30 | 2021-05-14 | 奕瑞影像科技(太仓)有限公司 | 有机光电平板探测器 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1870216A (zh) * | 2005-05-23 | 2006-11-29 | 广辉电子股份有限公司 | 薄膜晶体管阵列衬底及其金属层的制作方法 |
CN1933128A (zh) * | 2006-10-17 | 2007-03-21 | 友达光电股份有限公司 | 薄膜晶体管结构及液晶显示器用基板制备方法 |
TW201523150A (zh) * | 2013-08-02 | 2015-06-16 | Hitachi Chemical Co Ltd | 感光性樹脂組成物(二) |
CN105428245A (zh) * | 2016-01-26 | 2016-03-23 | 京东方科技集团股份有限公司 | 像素结构及其制备方法、阵列基板和显示装置 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6400440B1 (en) * | 1999-06-23 | 2002-06-04 | International Business Machines Corporation | Passive liquid crystal display having pre-tilt control structure and light absorbent material at a center |
KR100892087B1 (ko) * | 2002-10-28 | 2009-04-06 | 엘지디스플레이 주식회사 | 횡전계방식 액정표시장치용 어레이기판과 그 제조방법 |
US7211881B2 (en) * | 2004-03-24 | 2007-05-01 | Hewlett-Packard Development Company, L.P. | Structure for containing desiccant |
TWI272725B (en) * | 2005-04-15 | 2007-02-01 | Quanta Display Inc | Method of fabricating TFT array substrate and metal layer thereof |
US7501348B2 (en) * | 2007-04-10 | 2009-03-10 | National Chiao Tung University | Method for forming a semiconductor structure having nanometer line-width |
US20110058132A1 (en) * | 2009-09-10 | 2011-03-10 | Himax Display, Inc. | Display device and manufacturing method thereof |
JP5952998B2 (ja) * | 2010-07-26 | 2016-07-13 | 住友電工デバイス・イノベーション株式会社 | 半導体装置の製造方法 |
CN102645690A (zh) | 2011-05-19 | 2012-08-22 | 京东方科技集团股份有限公司 | 一种彩色滤光片及其制造方法 |
US8455312B2 (en) * | 2011-09-12 | 2013-06-04 | Cindy X. Qiu | Fabrication methods for T-gate and inverted L-gate structure for high frequency devices and circuits |
KR101624814B1 (ko) * | 2011-12-15 | 2016-05-26 | 인텔 코포레이션 | 단일 노광-자기 정렬된 이중, 삼중 및 사중 패터닝을 위한 방법 |
CN103811558B (zh) * | 2012-11-06 | 2018-10-30 | 北京京东方光电科技有限公司 | 一种薄膜晶体管及其制作方法、阵列基板和显示装置 |
CN104040693B (zh) * | 2012-12-04 | 2017-12-12 | 深圳市柔宇科技有限公司 | 一种金属氧化物tft器件及制造方法 |
CN103928497B (zh) * | 2014-04-01 | 2016-07-13 | 京东方科技集团股份有限公司 | Oled显示器件及其制作方法、显示装置 |
-
2016
- 2016-01-26 CN CN201610052345.0A patent/CN105428245B/zh not_active Expired - Fee Related
- 2016-10-09 US US15/518,911 patent/US10509286B2/en active Active
- 2016-10-09 WO PCT/CN2016/101546 patent/WO2017128765A1/zh active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1870216A (zh) * | 2005-05-23 | 2006-11-29 | 广辉电子股份有限公司 | 薄膜晶体管阵列衬底及其金属层的制作方法 |
CN1933128A (zh) * | 2006-10-17 | 2007-03-21 | 友达光电股份有限公司 | 薄膜晶体管结构及液晶显示器用基板制备方法 |
TW201523150A (zh) * | 2013-08-02 | 2015-06-16 | Hitachi Chemical Co Ltd | 感光性樹脂組成物(二) |
CN105428245A (zh) * | 2016-01-26 | 2016-03-23 | 京东方科技集团股份有限公司 | 像素结构及其制备方法、阵列基板和显示装置 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3675169A4 (en) * | 2017-08-21 | 2021-04-21 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | METHOD OF MANUFACTURING A FLEXIBLE DISPLAY BOARD AND FLEXIBLE DISPLAY BOARD |
Also Published As
Publication number | Publication date |
---|---|
CN105428245A (zh) | 2016-03-23 |
US10509286B2 (en) | 2019-12-17 |
US20180059456A1 (en) | 2018-03-01 |
CN105428245B (zh) | 2019-03-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2017128765A1 (zh) | 像素结构及其制备方法、阵列基板和显示装置 | |
US10304861B2 (en) | Array substrate and method of manufacturing the same, and display panel | |
KR101154488B1 (ko) | Tft-lcd 어레이 기판 및 그 제조방법 | |
JP5512180B2 (ja) | フォトレジストの縁部のバリの形成方法とアレイ基板の製造方法 | |
WO2015055054A1 (zh) | 阵列基板及其制作方法和显示装置 | |
WO2018090482A1 (zh) | 阵列基板及其制备方法、显示装置 | |
WO2016065852A1 (zh) | 一种coa基板及其制作方法和显示装置 | |
WO2013189160A1 (zh) | 阵列基板及其制作方法、显示装置 | |
WO2015149482A1 (zh) | 阵列基板及其制作方法、显示装置 | |
WO2014194605A1 (zh) | 阵列基板、其制造方法及显示装置 | |
WO2017012306A1 (zh) | 阵列基板的制备方法、阵列基板及显示装置 | |
JP5741992B2 (ja) | Tft−lcdアレイ基板及びその製造方法 | |
WO2013102372A1 (zh) | 阵列基板及其制造方法和显示装置 | |
WO2017008333A1 (zh) | Tft基板结构的制作方法 | |
WO2020228499A1 (zh) | 晶体管器件及其制造方法、显示基板、显示装置 | |
TW201418855A (zh) | 顯示面板之陣列基板及其製作方法 | |
WO2015055030A1 (zh) | 阵列基板及其制作方法、显示装置 | |
WO2013143321A1 (zh) | 阵列基板及其制造方法和显示装置 | |
WO2015100776A1 (zh) | 一种液晶显示器的阵列基板的制造方法 | |
WO2013189144A1 (zh) | 阵列基板及其制造方法、以及显示装置 | |
WO2013181915A1 (zh) | Tft阵列基板及其制造方法和显示装置 | |
WO2018161874A1 (zh) | 显示基板及其制作方法、显示装置 | |
US9466621B2 (en) | Array substrates and optoelectronic devices | |
CN109037243B (zh) | 用于显示装置的基板及其制作方法、显示装置 | |
WO2015043315A1 (zh) | 阵列基板及其制造方法、显示装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 15518911 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 16887639 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 16887639 Country of ref document: EP Kind code of ref document: A1 |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A DATED 21.06.2019) |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 16887639 Country of ref document: EP Kind code of ref document: A1 |