WO2017010223A1 - Procédé de fabrication de dispositif à semi-conducteur à large bande interdite, tranche de semi-conducteur à large bande interdite et puce de semi-conducteur à large bande interdite - Google Patents

Procédé de fabrication de dispositif à semi-conducteur à large bande interdite, tranche de semi-conducteur à large bande interdite et puce de semi-conducteur à large bande interdite Download PDF

Info

Publication number
WO2017010223A1
WO2017010223A1 PCT/JP2016/067898 JP2016067898W WO2017010223A1 WO 2017010223 A1 WO2017010223 A1 WO 2017010223A1 JP 2016067898 W JP2016067898 W JP 2016067898W WO 2017010223 A1 WO2017010223 A1 WO 2017010223A1
Authority
WO
WIPO (PCT)
Prior art keywords
region
band gap
wide band
gap semiconductor
alignment mark
Prior art date
Application number
PCT/JP2016/067898
Other languages
English (en)
Japanese (ja)
Inventor
拓 堀井
透 日吉
光亮 内田
Original Assignee
住友電気工業株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 住友電気工業株式会社 filed Critical 住友電気工業株式会社
Publication of WO2017010223A1 publication Critical patent/WO2017010223A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate

Definitions

  • the present invention relates to a method for manufacturing a wide band gap semiconductor device, a wide band gap semiconductor wafer, and a wide band gap semiconductor chip.
  • This application claims priority based on Japanese Patent Application No. 2015-138585, a Japanese patent application filed on July 10, 2015, and incorporates all the content described in the Japanese patent application. .
  • Patent Document 1 describes a method for manufacturing a silicon carbide semiconductor device including a step of performing alignment using alignment marks provided on a silicon carbide substrate.
  • the manufacturing method of a wide band gap semiconductor device includes the following steps.
  • a wide band gap semiconductor wafer including a main surface and having an n-type conductivity is prepared.
  • a dicing region is formed on the main surface.
  • An alignment mark region is formed on the main surface.
  • the wide band gap semiconductor wafer and the photomask are aligned using the alignment mark region.
  • a p-type region is formed so as to overlap the alignment mark region.
  • a plurality of chips are formed by cutting the wide band gap semiconductor wafer along the dicing region. There is no p-type region in the portion of the dicing region left on the plurality of chips.
  • the wide band gap semiconductor wafer according to one embodiment of the present invention is a wide band gap semiconductor wafer in which a dicing region is formed on a main surface.
  • the wide band gap semiconductor wafer includes an alignment mark region located in the dicing region and a p-type region located in the alignment mark region.
  • the value obtained by dividing the width of the p-type region by the width of the dicing region in the direction perpendicular to the extending direction of the dicing region is 1/12 or more and 2/3 or less, and in the direction perpendicular to the extending direction.
  • the width of the p-type region satisfies at least one of 10 ⁇ m or more and 80 ⁇ m or less.
  • the wide band gap semiconductor wafer according to one embodiment of the present invention is a wide band gap semiconductor wafer in which a dicing region is formed on a main surface.
  • the wide band gap semiconductor wafer includes an alignment mark region located in a region surrounded by a dicing region and a p-type region located in the alignment mark region. The p-type region does not exist in the dicing region.
  • FIG. 5 is an enlarged view of a shot area 1 in FIG. 4.
  • FIG. 6 is an enlarged view of a region VI in FIG. 5.
  • FIG. 7 is a schematic cross-sectional view taken along line VII-VII in FIG. 6.
  • FIG. 7 is a schematic sectional view taken along line VIII-VIII in FIG. 6. It is a cross-sectional schematic diagram which shows the 2nd process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment. It is a cross-sectional schematic diagram which shows the 3rd process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment. It is a cross-sectional schematic diagram which shows the 4th process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment. It is a cross-sectional schematic diagram which shows the 5th process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment.
  • FIG. 30 is an enlarged view of a region XXX in FIG. 29. It is a plane schematic diagram which shows the modification of the 15th process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment. It is a plane schematic diagram which shows the modification of the 20th process of the manufacturing method of the wide band gap semiconductor device which concerns on this Embodiment. It is a figure which shows the relationship between drain leakage current and application time.
  • the wafer is divided into a plurality of chips by cutting the wafer along a dicing line. After being divided into a plurality of chips, the drain leakage current of each chip is evaluated. Chips having a drain leakage current value higher than the reference value are screened as defective. The drain leak defect rate is calculated by dividing the number of chips determined to be defective by the number of all chips for which the drain leak current has been measured.
  • An object of one embodiment of the present invention is to provide a method for manufacturing a wide band gap semiconductor device, a wide band gap semiconductor wafer, and a wide band gap semiconductor chip that can reduce a drain leak defect rate.
  • a chip in which a drain leak defect occurs is a chip at a specific position in the wafer surface. Furthermore, as a result of a detailed comparison between the structure of the chip where the drain leak failure has occurred and the structure of the chip where the drain leak failure has not occurred, the portion of the dicing region of the chip where the drain leak failure has occurred It has been found that the p-type region is not formed in the portion of the dicing region of the chip where the p-type region is formed and the drain leak defect does not occur.
  • alignment is performed in order to reduce relative positional deviation between different processes.
  • an ion implantation mask having an opening on the body region is formed.
  • patterning of the ion implantation mask is performed.
  • the patterning of the ion implantation mask is performed by a photolithography process.
  • a photomask such as a reticle and a wafer are aligned using alignment marks. Specifically, the alignment between the photomask and the wafer is performed such that the alignment mark provided on the photomask and the alignment mark provided on the wafer are overlapped.
  • the alignment mark formed on the photomask is formed by the translucent part, alignment is performed so that the translucent part overlaps the alignment mark of the wafer.
  • exposure is performed in this state, exposure is performed not only on the resist portion on the region where the body region is formed but also on the resist portion on the alignment mark of the wafer.
  • the exposed resist portion is removed. As a result, an opening is formed in the portion of the resist on the region where the body region is formed, and an opening is also formed in the portion of the resist on the alignment mark on the wafer.
  • the ion implantation mask is patterned using the resist pattern as a mask.
  • an opening is formed above both the body region and the alignment mark.
  • ion implantation is performed on the wafer using the ion implantation mask. As a result, a body region is formed on the wafer and a p-type region is also formed on the alignment mark.
  • the alignment mark is formed in the dicing area on the wafer surface. Therefore, when a plurality of chips are formed by cutting the wafer along the dicing area, most of the p-type area is removed together with the alignment mark. However, a part of the p-type region may be left around the chip. If the p-type region remains around the chip, a depletion layer spreads in the p-type region when a voltage is applied between the source electrode and the drain electrode. It is considered that drain leakage current is generated by the concentration of the electric field in the p-type region.
  • the manufacturing method of the wide band gap semiconductor device 100 includes the following steps.
  • a wide band gap semiconductor wafer 10 including a main surface 10a and having an n-type conductivity is prepared.
  • Dicing region DR is formed on main surface 10a.
  • Alignment mark region 30 is formed on main surface 10a.
  • the alignment between the wide band gap semiconductor wafer 10 and the photomask 61 is performed using the alignment mark region 30.
  • a p-type region 71 is formed so as to overlap the alignment mark region 30.
  • the plurality of chips 5 are formed by cutting the wide band gap semiconductor wafer 10 along the dicing region DR.
  • the p-type region 71 does not exist in the portion of the dicing region DR left on the plurality of chips 5.
  • the “wide band gap semiconductor” is a semiconductor having a larger band gap than silicon (Si), and includes, for example, silicon carbide (SiC), gallium nitride (GaN) and diamond.
  • the p-type region 71 does not exist in the portion of the dicing region DR remaining on the plurality of chips 5. Therefore, it is possible to suppress the occurrence of drain leakage current due to the concentration of the electric field in the p-type region 71. As a result, the drain leak defect rate can be reduced.
  • the alignment mark region 30 may be formed in the dicing region DR.
  • the p-type region 71 may be removed. Thereby, since it is not necessary to form an alignment mark in the element region 2, a large area of the element region 2 can be secured.
  • the width W2 of the p-type region 71 is divided by the width W1 of the dicing region DR in a direction perpendicular to the extending direction of the dicing region DR.
  • the value obtained is not less than 1/12 and not more than 2/3, and the width W2 of the p-type region 71 in the direction perpendicular to the stretching direction satisfies at least one of not less than 10 ⁇ m and not more than 80 ⁇ m. Good.
  • the cutting width W3 of the wide band gap semiconductor wafer 10 in the step of forming the plurality of chips 5 is extended to the dicing region DR.
  • the value divided by the width W1 of the dicing region DR in the direction perpendicular to the direction satisfies at least one of 1 ⁇ 4 to 5/6 and the cutting width W3 of 30 ⁇ m to 100 ⁇ m. It may be. As a result, even if the position of the p-type region 71 varies, the p-type region 71 can be effectively removed.
  • the dicing region DR and the alignment mark region 30 may be formed simultaneously. Thereby, the manufacturing process of the wide band gap semiconductor device 100 can be simplified.
  • the wide band gap semiconductor wafer 10 contains at least one of silicon carbide, gallium nitride, and diamond. Also good. Silicon carbide, gallium nitride, and diamond can be suitably used for, for example, a power semiconductor device that controls a large current.
  • the maximum diameter of the main surface 10a may be 100 mm or more.
  • the manufacturing method of the wide band gap semiconductor device 100 according to the present embodiment can be suitably used for a large-diameter wafer having a large number of alignment marks because the number of shots is large.
  • the alignment mark region 30 is formed in a region surrounded by the dicing region DR on the main surface 10a. It may be formed. Thereby, since it is not necessary to form the p-type region 71 in the dicing region DR, it is possible to suppress the occurrence of drain leakage current due to the concentration of the electric field in the p-type region 71.
  • the wide band gap semiconductor wafer 10 is a wide band gap semiconductor wafer 10 in which a dicing region DR is formed on the main surface 10a.
  • the wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in the dicing region and a p-type region 71 located in the alignment mark region 30.
  • the value obtained by dividing the width W2 of the p-type region 71 by the width W1 of the dicing region DR in the direction perpendicular to the extending direction of the dicing region DR is 1/12 or more and 2/3 or less and
  • the width W2 of the p-type region 71 in the vertical direction satisfies at least one of 10 ⁇ m or more and 80 ⁇ m or less.
  • the wide band gap semiconductor wafer 10 is a wide band gap semiconductor wafer in which a dicing region is formed on the main surface 10a.
  • Wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in a region surrounded by dicing region DR, and a p-type region 71 located in alignment mark region 30.
  • the p-type region 71 does not exist in the dicing region DR. Thereby, since it is not necessary to form the p-type region 71 in the dicing region DR, it is possible to suppress the occurrence of drain leakage current due to the concentration of the electric field in the p-type region 71.
  • the wide band gap semiconductor wafer 10 may include at least one of silicon carbide, gallium nitride, and diamond. Silicon carbide, gallium nitride, and diamond can be suitably used for, for example, a power semiconductor device that controls a large current.
  • the maximum diameter of the main surface 10a may be 100 mm or more.
  • the manufacturing method of the wide band gap semiconductor device 100 according to this embodiment can be suitably used for a large diameter wafer having a large number of shots and a large number of alignment marks.
  • the wide band gap semiconductor chip 5 is manufactured by cutting the wide band gap semiconductor wafer 10 according to any one of (9) to (12) along the dicing region DR. Is done. Thereby, the drain leakage current of the wide band gap semiconductor chip 5 can be reduced.
  • MOSFET Metal Oxide Semiconductor Field Effect Transistor
  • MOSFET 100 includes silicon carbide substrate 10, gate electrode 27, gate insulating film 15, interlayer insulating film 22, source electrode 16, surface protection electrode 19, drain electrode 21, and back surface protection.
  • the electrode 23 is mainly included.
  • Silicon carbide substrate 10 has a first main surface 10a and a second main surface 10b opposite to the first main surface 10a.
  • Silicon carbide substrate 10 mainly includes a silicon carbide single crystal substrate 11 and a silicon carbide epitaxial layer 24 provided on silicon carbide single crystal substrate 11.
  • Silicon carbide single crystal substrate 11 is made of, for example, polytype 4H hexagonal silicon carbide.
  • the maximum diameter S of the first major surface 10a is, for example, 50 mm (about 2 inches) or more, preferably 75 mm (about 3 inches) or more, more preferably 100 mm (about 4 inches) or more, and further preferably 150 mm (about 6 inches) or more.
  • the first major surface 10a is, for example, a surface that is off by 4 ° or less from the ⁇ 0001 ⁇ plane or the ⁇ 0001 ⁇ plane.
  • the first main surface 10a is, for example, a surface that is off by about 4 ° or less from the (0001) surface or the (0001) surface.
  • the second major surface 10b is, for example, a (000-1) plane or a plane off from the (000-1) plane by about 4 ° or less.
  • Silicon carbide epitaxial layer 24 includes drift region 12, body region 13, source region 14, contact region 18, and guard ring region 17.
  • Drift region 12 includes an n-type impurity such as nitrogen and has an n-type (first conductivity type) conductivity type. The concentration of the n-type impurity contained in drift region 12 is, for example, about 5.0 ⁇ 10 15 cm ⁇ 3 .
  • Body region 13 includes a p-type impurity such as Al (aluminum) or B (boron), for example, and has a p-type (second conductivity type) conductivity type. The concentration of the p-type impurity contained in body region 13 is, for example, about 1 ⁇ 10 17 cm ⁇ 3 .
  • Source region 14 includes an n-type impurity such as phosphorus and has n-type conductivity.
  • the source region 14 is formed so as to be surrounded by the body region 13 in a visual field (plan view) viewed along a direction perpendicular to the first main surface 10a.
  • the concentration of the n-type impurity included in the source region 14 may be higher than the concentration of the n-type impurity included in the drift region 12.
  • the concentration of the n-type impurity contained in the source region 14 is, for example, 1 ⁇ 10 19 cm ⁇ 3 .
  • Source region 14 is separated from drift region 12 by body region 13.
  • Contact region 18 includes a p-type impurity such as aluminum and has p-type conductivity.
  • the contact region 18 is provided so as to be surrounded by the source region 14 in plan view. Contact region 18 is in contact with body region 13.
  • the concentration of the p-type impurity included in the contact region 18 may be higher than the concentration of the p-type impurity included in the body region 13.
  • the concentration of the p-type impurity contained in contact region 18 is, for example, 1 ⁇ 10 19 cm ⁇ 3 .
  • Guard ring region 17 includes a p-type impurity such as aluminum and has p-type conductivity.
  • the dose amount of the guard ring region 17 is, for example, 1 ⁇ 10 13 cm ⁇ 2 .
  • the guard ring region 17 is in contact with the drift region 12.
  • the guard ring region 17 is annular.
  • Each of the plurality of guard ring regions 17 may be provided concentrically.
  • Each of the plurality of guard ring regions 17 may be provided so as to surround the body region 13, the source region 14, and the contact region 18 in plan view.
  • the gate insulating film 15 is provided on the first main surface 10a. Gate insulating film 15 is in contact with source region 14, body region 13, and drift region 12 on first main surface 10 a. The gate insulating film 15 may be in contact with the guard ring region 17 on the first main surface 10a. Gate insulating film 15 is made of, for example, silicon dioxide. The thickness of the gate insulating film 15 is, for example, not less than 40 nm and not more than 60 nm.
  • the gate electrode 27 is provided on the gate insulating film 15. Gate insulating film 15 is sandwiched between gate electrode 27 and silicon carbide substrate 10. Gate electrode 27 is provided to face source region 14, body region 13, and drift region 12.
  • the gate electrode 27 is made of a conductor such as polysilicon doped with impurities.
  • the source electrode 16 is in contact with the source region 14 and the contact region 18 on the first main surface 10a.
  • the source electrode 16 includes, for example, TiAlSi.
  • source electrode 16 is in ohmic contact with each of source region 14 and contact region 18.
  • the surface protective electrode 19 is in contact with the source electrode 16.
  • the surface protection electrode 19 is provided so as to cover the interlayer insulating film 22.
  • the surface protection electrode 19 is electrically connected to the source region 14 through the source electrode 16.
  • the interlayer insulating film 22 covers the gate electrode 27.
  • the interlayer insulating film 22 is provided in contact with the gate electrode 27 and the gate insulating film 15.
  • the interlayer insulating film 22 electrically insulates the gate electrode 27 and the source electrode 16 from each other.
  • Interlayer insulating film 22 is made of, for example, silicon dioxide.
  • the drain electrode 21 is provided in contact with the second main surface 10b.
  • Drain electrode 21 is made of, for example, a material such as NiSi (nickel silicide) capable of ohmic contact with n-type silicon carbide single crystal substrate 11.
  • the back surface protective electrode 23 is electrically connected to the drain electrode 21.
  • the back surface protective electrode 23 is made of, for example, a material containing aluminum.
  • MOSFET 100 as the silicon carbide semiconductor device according to the present embodiment will be described.
  • the voltage applied to the gate electrode 27 is less than the threshold voltage, that is, in the off state, even if a voltage is applied between the source electrode 16 and the drain electrode 21, it is formed between the body region 13 and the drift region 12.
  • the pn junction is reverse-biased and becomes non-conductive.
  • a voltage higher than the threshold voltage is applied to the gate electrode 27, a channel is formed in the body region 13.
  • the source region 14 and the drift region 12 are electrically connected, and a current flows between the source electrode 16 and the drain electrode 21.
  • the MOSFET 100 operates.
  • a step of preparing a semiconductor wafer (S10: FIG. 2) is performed.
  • an ingot (not shown) made of polytype 4H hexagonal silicon carbide is sliced to prepare n-type (first conductivity type) silicon carbide single crystal substrate 11.
  • n type drift region 12 is formed on silicon carbide single crystal substrate 11 by epitaxial growth.
  • a silicon carbide single crystal substrate 11 in an atmospheric gas containing hydrogen (H 2 ) as a carrier gas and monosilane (SiH 4 ), propane (C 3 H 8 ) and nitrogen (N 2 ) as source gases. Is heated at a temperature of 1500 ° to 1700 °, for example.
  • a wide band gap semiconductor wafer 10 including the first main surface 10a and the second main surface 10b opposite to the first main surface 10a and having the n-type conductivity is prepared (see FIG. 3).
  • Drift region 12 constitutes first main surface 10a.
  • Silicon carbide single crystal substrate 11 constitutes second main surface 10b (see FIG. 3).
  • the wide band gap semiconductor wafer 10 may contain at least one of silicon carbide, gallium nitride, and diamond.
  • a gallium nitride substrate or a diamond substrate may be used instead of the silicon carbide single crystal substrate 11.
  • Silicon carbide single crystal substrate 11 is made of, for example, polytype 4H hexagonal silicon carbide.
  • the maximum diameter S (see FIG. 4) of the first main surface 10a is, for example, 50 mm (about 2 inches) or more, preferably 75 mm (about 3 inches) or more, more preferably 100 mm (about 4 inches) or more. More preferably 150 mm (about 6 inches) or more.
  • the first major surface 10a is, for example, a surface that is off by 4 ° or less from the ⁇ 0001 ⁇ plane or the ⁇ 0001 ⁇ plane.
  • the first main surface 10a is, for example, a surface that is off by about 4 ° or less from the (0001) surface or the (0001) surface.
  • the second major surface 10b is, for example, a (000-1) plane or a plane off from the (000-1) plane by about 4 ° or less.
  • a step of forming a dicing region (S20: FIG. 2) is performed.
  • an etching mask (not shown) having an opening is formed on a region where dicing region DR is to be formed on first main surface 10a.
  • the etching mask is made of a material containing, for example, silicon dioxide.
  • the first major surface 10a is etched using the etching mask.
  • reactive ion etching may be performed on silicon carbide wafer 10 using SF 6 or a mixed gas of SF 6 and O 2 as a reaction gas.
  • a rectangular area 1 surrounded by a broken line is a shot area when exposed in an exposure process described later. That is, in the exposure process, reduced projection exposure is performed, the first main surface 10a is divided into a plurality of shot areas, and exposure is performed in each shot area.
  • dicing region DR is formed on first main surface 10 a.
  • the dicing region DR has a lattice shape when viewed from a direction perpendicular to the first main surface 10a.
  • the dicing region DR may be formed so as to extend along the ⁇ 11-20> direction, or may be formed so as to extend along the ⁇ 1-100> direction.
  • the ⁇ 11-20> direction or the ⁇ 1-100> direction is the extending direction of the dicing region DR.
  • the dicing region DR may be formed in a lattice shape extending along the ⁇ 11-20> direction and extending along the ⁇ 1-100> direction.
  • the element region 2 surrounded by the dicing region DR is a region where a semiconductor element such as a MOSFET is to be formed.
  • the dicing region DR may be a groove defined by the side surface SW3 and the bottom surface BT3 provided continuously with the side surface SW3.
  • a step of forming alignment mark regions (S30: FIG. 2) is performed.
  • an area where the alignment mark 31 is to be formed on the first main surface 10a is covered, and an etching mask (not shown) having an opening around the area is formed.
  • the etching mask is made of a material containing, for example, silicon dioxide.
  • the first major surface 10a is etched using the etching mask.
  • reactive ion etching may be performed on silicon carbide substrate 10 using SF 6 or a mixed gas of SF 6 and O 2 as a reaction gas.
  • the alignment mark 31 is formed in the 1st main surface 10a (refer FIG. 6).
  • the alignment mark 31 may be convex or concave.
  • the alignment mark region 30 includes, for example, a convex alignment mark 31 and a first recess TR1 and a second recess TR2 formed around the alignment mark 31.
  • First recess TR1 is defined by side surface SW1 and bottom surface BT1.
  • the second recess TR2 is defined by the side surface SW2 and the bottom surface BT2.
  • the alignment mark region 30 may be formed in the dicing region DL.
  • the convex alignment mark 31 may be a region formed between the first recess TR1 and the second recess TR2.
  • the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33 are formed simultaneously.
  • the first alignment mark 31, the second alignment mark 32, the third alignment mark 33, the first recess TR1, and the second recess TR2 constitute an alignment mark region 30.
  • the number of alignment mark regions 30 in the shot region 1 may be smaller than the number of element regions 2.
  • the alignment mark region 30 is provided adjacent to one element region 2, but may not be provided around another element region 2.
  • the step of forming the dicing region (S20: FIG. 2) and the step of forming the alignment mark region (S30: FIG. 2) are performed simultaneously.
  • the first alignment mark 31, the second alignment mark 32, the third alignment mark 33, and the region where the element region 2 is to be formed are covered on the first main surface 10a, and the first alignment mark 31 and the second alignment mark are formed.
  • An etching mask (not shown) having an opening in a region other than the mark 32, the third alignment mark 33, and the element region 2 is formed.
  • the first main surface 10a is etched using the etching mask as a mask.
  • the dicing region DR, the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33 may be formed simultaneously.
  • the region VIII, the region IXA, the region IXB, and the region IXC in FIG. 9 correspond to the region VIII, the region IXA, the region IXB, and the region IXC in FIG.
  • a first alignment mark 31 used in the alignment process of the body region 13 (see FIG. 1) is formed in the region VIII.
  • a second alignment mark 32 used in the alignment process of the contact region 18 (see FIG. 1) is formed in the region IXB.
  • a third alignment mark 33 used in the alignment process of the guard ring region 17 (see FIG. 1) is formed.
  • the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33 may be positioned on a straight line on the dicing region DR.
  • a step of forming an ion implantation mask (S40: FIG. 2) is performed.
  • the ion implantation mask 41 is formed on the first major surface 10a.
  • TEOS Tetraethylorthosilicate
  • Ion implantation mask 41 is made of a material containing, for example, silicon dioxide.
  • the thickness of the ion implantation mask 41 is, for example, 1.8 ⁇ m.
  • the ion implantation mask 41 may be formed on the entire first main surface 10a.
  • the ion implantation mask 41 is formed in the element region 2, the alignment mark region 30, and the dicing region DR. That is, the ion implantation mask 41 is formed in contact with the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33.
  • the ion implantation mask 41 may be formed so as to fill the first recess TR1 and the second recess TR2.
  • a step of forming a mask layer (S50: FIG. 2) is performed.
  • a mask layer 51 made of a material including a resist is formed on the ion implantation mask 41.
  • the thickness of mask layer 51 is, for example, 3 ⁇ m.
  • the mask layer 51 is formed in the element region 2, the alignment mark region 30, and the dicing region DR.
  • the mask layer 51 is formed at a position facing the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33 (see FIG. 10).
  • mask layer 51 is formed on first main surface 10a.
  • the mask layer 51 is formed on the first major surface 10 a via the ion implantation mask 41.
  • an alignment step (S60: FIG. 2) is performed. Specifically, the alignment mark region 30 formed on the wide band gap semiconductor wafer 10 and the alignment mark formed on the photomask 61 are overlapped in a direction perpendicular to the first main surface 10a. The alignment of the wide band gap semiconductor wafer 10 and the photomask 61 is performed. More specifically, the wide band gap semiconductor wafer 10 and the photomask 61 are aligned using the first alignment mark 31 in the alignment mark region 30.
  • the photomask 61 has translucent parts 61a and 61b and a light shielding part 61c.
  • the translucent part 61a is an alignment mark formed on a photomask, for example. For example, when viewed from a direction perpendicular to the first main surface 10 a, the wide band gap semiconductor so that the translucent portion 61 a of the photomask 61 overlaps the first alignment mark 31 formed on the wide band gap semiconductor wafer 10. The alignment between the wafer 10 and the photomask 61 is performed.
  • the wide band gap semiconductor wafer 10 and the photomask 61 are aligned so that the translucent portion 61a is surrounded by the outer edge of the first alignment mark 31 when viewed from the direction perpendicular to the first major surface 10a. Is done.
  • the recognition method of the alignment mark 31 may be an LSA (Laser Step Alignment) method or an FIA (Field Image Alignment) method.
  • the LSA method is an optical alignment method in which a laser is applied to an alignment mark and the reflected light of the laser is analyzed for alignment.
  • the FIA method is an image recognition method and is a method for performing alignment by recognizing an edge of an image recognized by a camera.
  • a step of forming an opening in the mask layer is performed.
  • the mask layer 51 is exposed using the photomask 61.
  • exposure is performed using a light source (not shown) disposed on the side opposite to the wide band gap semiconductor wafer 10 when viewed from the photomask 61.
  • the light used for exposure is, for example, ultraviolet light.
  • the light used for exposure may be g-line, h-line, i-line or electron beam.
  • Light from the light source is irradiated in a direction substantially perpendicular to the first main surface 10a (the direction of the arrow in FIG. 12). As shown in FIG. 12, the light passes through the light transmitting portions 61 a and 61 b of the photomask 61 and is applied to the mask layer 51.
  • the portion of the mask layer 51 that faces the light shielding portion 61c is not irradiated with light.
  • the exposure of the wide band gap semiconductor wafer 10 is performed by, for example, a step-and-repeat method. As shown in FIG. 4, after exposure is performed in a certain shot region 1, the wide band gap semiconductor wafer 10 moves in a direction parallel to the first main surface 10a. Next, exposure is performed in another shot region 1. Thus, the exposure and the movement of the wide band gap semiconductor wafer 10 are repeatedly performed.
  • the mask layer 51 is etched.
  • the mask layer 51 is a positive photoresist
  • the portions 51 a and 51 b irradiated with light are etched, and the portion 51 c not irradiated with light remains on the ion implantation mask 41 without being etched.
  • the mask layer 51 is a negative photoresist
  • the portion 51c not irradiated with light is etched, and the portions 51a and 51b irradiated with light remain on the ion implantation mask 41 without being etched.
  • the openings O11 and O12 are formed in the mask layer 51. Specifically, the opening O11 is formed at a position facing the first alignment mark 31, and the opening O12 is formed at a position facing the region where the body region 13 is to be formed in the element region 2 (FIG. 13).
  • the ion implantation mask is etched.
  • the mask layer 51c in which the openings O11 and O12 are formed is used as a mask, and the ion implantation mask 41 is dry-etched with a gas containing CF 4 .
  • the portions 41a and 41b of the ion implantation mask 41 corresponding to the openings O11 and O12 are etched.
  • openings O21 and O22 are formed in the ion implantation mask 41.
  • the opening O21 is formed at a position facing the first alignment mark 31, and the opening O22 is formed at a position facing the region where the body region 13 is to be formed in the element region 2.
  • the mask layer 51c is removed from the ion implantation mask 41 (see FIG. 14).
  • the step of forming the first p-type region (S80: FIG. 2) is performed.
  • a p-type impurity such as aluminum is applied to the first main surface 10a with respect to the first main surface 10a.
  • the first p-type region 71 is formed in the region of the wide band gap semiconductor wafer 10 that overlaps the openings O11 and O21. That is, the first p-type region 71 is formed so as to overlap with the alignment region 30.
  • the first p-type region 71 is formed in the dicing region DR.
  • a first p-type region 71 is formed in the first alignment mark 31.
  • the depth of the first p-type region 71 may be larger, smaller, or the same as the depth of the first recess TR1 and the second recess TR2.
  • the body region 13 is formed in the region of the wide band gap semiconductor wafer 10 that overlaps the openings O12 and O22.
  • the body region 13 is formed in the element region 2.
  • First p-type region 71 and body region 13 are formed simultaneously. The depth of the first p-type region 71 and the depth of the body region 13 are substantially the same.
  • the ion implantation mask 41c is removed from the first main surface 10a.
  • a step of forming a source region is performed. First, an ion implantation mask having an opening is formed on a region where the source region 14 is formed. Next, an n-type impurity such as phosphorus or nitrogen is ion-implanted into the body region 13. Thereby, the source region 14 in contact with the body region 13 is formed.
  • the step of forming the second p-type region (S90: FIG. 2) is performed.
  • ion implantation mask 42 made of, for example, a material containing silicon dioxide is formed on first main surface 10a.
  • the alignment of the wide band gap semiconductor wafer 10 and the photomask 62 is performed using the second alignment mark 32 in the alignment mark region 30. For example, when viewed from a direction perpendicular to the first main surface 10 a, the wide band gap semiconductor so that the translucent portion 62 a of the photomask 62 overlaps with the second alignment mark 32 formed on the wide band gap semiconductor wafer 10. The alignment between the wafer 10 and the photomask 62 is performed.
  • the mask layer 52 is exposed using the photomask 62.
  • Light from the light source is irradiated in a direction substantially perpendicular to the first major surface 10a (the direction of the arrow in FIG. 16). As shown in FIG. 16, the light passes through the light transmitting portions 62 a and 62 b of the photomask 62 and is applied to the mask layer 52.
  • the portion of the mask layer 52 that faces the light shielding portion 62c is not irradiated with light.
  • the portions 52a and 52b irradiated with light are etched, and the portion 52c not irradiated with light remains on the ion implantation mask 42 without being etched.
  • openings O31 and O32 are formed in the mask layer 52c. Specifically, the opening O31 is formed at a position facing the second alignment mark 32, and the opening O32 is formed at a position facing the region where the contact region 18 is to be formed in the element region 2 (FIG. 17).
  • the ion implantation mask is etched.
  • the mask layer 52c in which the openings O31 and O32 are formed is used as a mask, and the ion implantation mask 42 is dry-etched with a gas containing CF 4 . Thereby, openings O41 and O42 are formed in the ion implantation mask. Next, the mask layer 52 c is removed from the ion implantation mask 42.
  • a p-type impurity such as aluminum is introduced into the first main surface 10a with respect to the first main surface 10a.
  • a p-type impurity such as aluminum is introduced into the first main surface 10a with respect to the first main surface 10a.
  • the second p-type region 72 is formed in the region of the wide band gap semiconductor wafer 10 overlapping the openings O31 and O41. That is, the second p-type region 72 is formed so as to overlap with the alignment region 30.
  • Second p-type region 72 is formed in dicing region DR.
  • the second p-type region 72 is formed in the second alignment mark 32.
  • the depth of the second p-type region 72 may be smaller than the depth of the first p-type region 71.
  • the contact region 18 is formed in the region of the wide band gap semiconductor wafer 10 that overlaps the openings O32 and O42.
  • the contact region 18 is formed in the element region 2.
  • Second p-type region 72 and contact region 18 are formed simultaneously. The depth of the second p-type region 72 and the depth of the contact region 18 are substantially the same.
  • the ion implantation mask 42c is removed from the first main surface 10a.
  • a step of forming a third p-type region (S100: FIG. 2) is performed.
  • ion implantation mask 43 made of, for example, a material containing silicon dioxide is formed on first main surface 10a.
  • a mask layer 53 made of, for example, a material containing a resist is formed on the ion implantation mask 43.
  • alignment of the wide band gap semiconductor wafer 10 and the photomask 63 is performed using the third alignment mark 33 in the alignment mark region 30. For example, when viewed from the direction perpendicular to the first main surface 10 a, the wide band gap semiconductor so that the light transmitting portion 63 a of the photomask 63 overlaps with the third alignment mark 33 formed on the wide band gap semiconductor wafer 10. The alignment between the wafer 10 and the photomask 63 is performed.
  • the mask layer 53 is exposed using the photomask 63.
  • Light from the light source is irradiated in a direction substantially perpendicular to the first major surface 10a (the direction of the arrow in FIG. 19). As shown in FIG. 19, the light passes through the light transmitting parts 63 a and 63 b of the photomask 63 and is applied to the mask layer 53.
  • the portion 53c of the mask layer 53 that faces the light shielding portion 63c is not irradiated with light.
  • the ion implantation mask 43 is etched.
  • the mask layer 53c in which the openings O51 and O52 are formed is used as a mask, and the ion implantation mask 43 is dry-etched with a gas containing CF 4 .
  • openings O61 and O62 are formed in the ion implantation mask 43.
  • the mask layer 53 c is removed from the ion implantation mask 43.
  • a p-type impurity such as aluminum is introduced into the first main surface 10a with respect to the first main surface 10a.
  • a third p-type region 73 is formed in the region of the wide band gap semiconductor wafer 10 overlapping the openings O51 and O61. That is, the third p-type region 73 is formed so as to overlap with the alignment region 30.
  • the third p-type region 73 is formed in the dicing region DR.
  • a third p-type region 73 is formed in the third alignment mark 33.
  • the depth of the third p-type region 73 may be smaller than the depth of the first p-type region 71.
  • the guard ring region 17 is formed in the region of the wide band gap semiconductor wafer 10 that overlaps the openings O52 and O62.
  • the guard ring region 17 is formed in the element region 2.
  • Third p-type region 73 and guard ring region 17 are formed simultaneously. The depth of the third p-type region 73 and the depth of the guard ring region 17 are substantially the same.
  • the ion implantation mask 43c is removed from the first main surface 10a (see FIG. 22).
  • region XXA, region XXB, region XXC, and region XXD correspond to region XXA, region XXB, region XXC, and region XXD of FIG. 23, respectively.
  • the first p-type region 71 is formed so as to be surrounded by the first alignment mark 31 when viewed from the direction perpendicular to the first major surface 10a.
  • the second p-type region 72 is formed so as to be surrounded by the second alignment mark 32 when viewed from the direction perpendicular to the first major surface 10a.
  • the third p-type region 73 is formed so as to be surrounded by the third alignment mark 33 when viewed from the direction perpendicular to the first major surface 10a.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 may be positioned on a straight line.
  • an activation annealing step is performed.
  • the wide band gap semiconductor wafer 10 is heated to about 1800 ° C. in an argon atmosphere.
  • the p-type impurity introduced into the body region 13, the contact region 18 and the guard ring region 17 and the n-type impurity introduced into the source region 14 are activated.
  • desired carriers are generated in the body region 13, the source region 14, the contact region 18, and the guard ring region 17.
  • a step of forming a gate insulating film (S110: FIG. 2) is performed.
  • the wide band gap semiconductor wafer 10 is heated to about 1300 ° C. in an atmosphere containing oxygen.
  • the first main surface 10a of the wide band gap semiconductor wafer 10 is thermally oxidized, and the gate insulating film 15 made of a material containing silicon dioxide is formed on the first main surface 10a.
  • Gate insulating film 15 is provided in contact with drift region 12, body region 13, source region 14, contact region 18, and guard ring region 17 on first main surface 10a (see FIG. 24).
  • gate electrode 27 made of polysilicon containing an impurity such as phosphorus is formed on gate insulating film 15 by low-pressure CVD.
  • the gate electrode 27 is formed at a position facing the source region 14, the body region 13, and the drift region 12.
  • interlayer insulating film 22 is formed so as to cover gate electrode 27 by, for example, plasma CVD.
  • the interlayer insulating film 22 is provided in contact with the gate electrode 27 and the gate insulating film 15.
  • Interlayer insulating film 22 is made of, for example, a material containing silicon dioxide.
  • the interlayer insulating film 22 may be provided at a position facing the guard ring region 17.
  • a step of forming a source electrode (S130: FIG. 2) is performed. For example, parts of gate insulating film 15 and interlayer insulating film 22 are removed by, for example, dry etching, so that contact region 18 and source region 14 are exposed from gate insulating film 15 and interlayer insulating film 22 (see FIG. 25). ).
  • the source electrode 16 is formed in contact with the contact region 18 and the source region 14 by, for example, sputtering.
  • the source electrode 16 is made of a material containing, for example, Ti, Al, and Si.
  • silicon carbide substrate 10 provided with source electrode 16 is heated to about 1000 ° C., for example.
  • the source electrode 16 is silicided, and the source electrode 16 that is in ohmic contact with the source region 14 is formed.
  • the source electrode 16 is in ohmic contact with the contact region 18.
  • a surface protective electrode 19 in contact with the source electrode 16 is formed.
  • the surface protection electrode 19 is made of a material containing aluminum, for example.
  • the surface protective electrode 19 is formed so as to cover the interlayer insulating film 22 (see FIG. 26).
  • a step of forming a drain electrode (S140: FIG. 2) is performed.
  • the drain electrode 21 made of a material containing NiSi is formed so as to be in contact with the second main surface 10b.
  • the back surface protective electrode 23 in contact with the drain electrode 21 is formed.
  • the back surface protective electrode 23 is made of, for example, a material containing aluminum.
  • a step of forming a plurality of chips (S150: FIG. 2) is performed.
  • a plurality of chips 5 are formed by cutting the wide band gap semiconductor wafer 10 along the dicing region DR.
  • the wide band gap semiconductor wafer 10 is cut by, for example, a blade. Specifically, a part of the dicing area DR is removed by the blade.
  • the width of the region BR to be removed (in other words, the cutting width W3) is smaller than the width W1 of the dicing region DR.
  • the cutting width W3 may be substantially the same as the width of the blade.
  • the value obtained by dividing the cutting width W3 of the wide band gap semiconductor wafer 10 by the width W1 of the dicing region DR in the direction perpendicular to the extending direction of the dicing region DR is not less than 1/4 and not more than 5/6.
  • the width W3 may satisfy at least one of 30 ⁇ m or more and 100 ⁇ m or less.
  • a value obtained by dividing the cutting width W3 of the wide band gap semiconductor wafer 10 by the width W1 of the dicing region DR is not less than 1/4 and not more than 2/3.
  • the cutting width W3 is not less than 30 ⁇ m and not more than 80 ⁇ m.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 are removed.
  • a value obtained by dividing the width W2 of the first p-type region 71 by the width W1 of the dicing region DR in a direction perpendicular to the extending direction of the dicing region DR is not less than 1/12 and not more than 2/3.
  • the width W2 of the first p-type region 71 in the direction perpendicular to the direction may satisfy at least one of not less than 10 ⁇ m and not more than 80 ⁇ m.
  • a value obtained by dividing the width W2 of the first p-type region 71 by the width W1 of the dicing region DR is not less than 1/12 and not more than 1/2.
  • the width W2 of the first p-type region 71 is not less than 10 ⁇ m and not more than 60 ⁇ m.
  • the width W2 of the first p-type region 71 may be the same as or different from the width of the second p-type region 72.
  • the width W2 of the first p-type region 71 may be the same as or different from the width of the third p-type region 73.
  • the cutting width W3 is larger than the maximum value among the width W2 of the first p-type region 71, the width of the second p-type region 72, and the width of the third p-type region 73.
  • the width W2 of the first p-type region 71, the width of the second p-type region 72, and the third p-type region 73 are completely removed by the blade.
  • FIG. 1 is a schematic cross-sectional view taken along the line II of FIG.
  • the manufacturing method of MOSFET 100 according to the modification differs from the manufacturing method of MOSFET 100 according to the above-described embodiment in that the alignment region is not formed on the dicing region DR but in a region surrounded by the dicing region DR.
  • the other points are almost the same as the method for manufacturing MOSFET 100 according to the above embodiment.
  • points different from the method of manufacturing MOSFET 100 according to the above embodiment will be mainly described.
  • the alignment mark region 30 may be formed in a region other than the dicing region DR.
  • alignment mark region 30 may be formed in a region surrounded by dicing region DR on first main surface 10a. That is, the first p-type region 71, the second p-type region 72, and the third p-type region 73 may be formed in a region surrounded by the dicing region DR in the first main surface 10a.
  • the alignment mark region 30 may be formed so as to be surrounded by the element region 2 when viewed from a direction perpendicular to the first major surface 10a.
  • the alignment mark region 30 is formed so as to be surrounded by a certain element region 2 and may not be formed in the other element region 2. As shown in FIG. 29, when, for example, 16 element regions 2 exist in the shot region 1, the alignment mark region 30 is formed only in the two element regions 2, and the other 14 elements It does not need to be formed in the element region 2.
  • the first p-type region 71 As shown in FIG. 31, after the step of forming the third p-type region (S100: FIG. 2), the first p-type region 71 as viewed from the direction perpendicular to the first main surface 10a, The second p-type region 72 and the third p-type region 73 are provided so as to be surrounded by the element region 2.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 are surrounded by the dicing region DR when viewed from the direction perpendicular to the first major surface 10a. May be provided.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 may be positioned on a straight line or may not be positioned on a straight line.
  • a dicing region DR is formed on the first main surface 10 a of the wide band gap semiconductor wafer 10.
  • the wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in the dicing region DR, a first p-type region 71, a second p-type region 72, and a third p-type region 73.
  • First p-type region 71, second p-type region 72, and third p-type region 73 are located in alignment mark region 30.
  • the alignment mark region 30 includes the convex region (that is, the first alignment mark 31, the second alignment mark 32, and the third alignment mark 33) and the concave region that surrounds the convex region (that is, the first alignment mark 31). 1 recess TR1 and second recess TR2).
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 may be located in the convex region of the alignment mark region 30 or the concave shape of the alignment mark region 30. It may be located in the area.
  • the number of alignment mark regions 30 in the shot region 1 may be smaller than the number of element regions 2.
  • the number of first p-type regions 71, second p-type regions 72, and third p-type regions 73 in the shot region 1 may be smaller than the number of element regions 2.
  • the value obtained by dividing the width W2 of the p-type region 71 by the width W1 of the dicing region DR in the direction perpendicular to the extending direction of the dicing region DR is 1/12 or more and 2/3 or less and The width W2 of the p-type region 71 in the vertical direction satisfies at least one of 10 ⁇ m to 80 ⁇ m.
  • a value obtained by dividing the width W2 of the p-type region 71 by the width W1 of the dicing region DR is not less than 1/12 and not more than 1/2.
  • the width W2 of the p-type region 71 is not less than 10 ⁇ m and not more than 60 ⁇ m.
  • the wide band gap semiconductor wafer 10 may include at least one of silicon carbide, gallium nitride, and diamond.
  • the maximum diameter S (see FIG. 4) of the first major surface 10a is, for example, 100 mm (about 4 inches) or more, and preferably 150 mm (about 6 inches) or more.
  • the wide band gap semiconductor wafer 10 according to the modification has the wide band gap semiconductor wafer according to the above embodiment in that the alignment region is not formed on the dicing region DR but in a region surrounded by the dicing region DR. 10 is substantially the same as the wide band gap semiconductor wafer 10 according to the above embodiment in other points.
  • the points different from the wide band gap semiconductor wafer 10 according to the above embodiment will be mainly described.
  • the wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in a region surrounded by the dicing region DR, a first p-type region 71, and a second p-type region 72. And the third p-type region 73 may be included. First p-type region 71, second p-type region 72, and third p-type region 73 are located in alignment mark region 30. The first p-type region 71, the second p-type region 72, and the third p-type region 73 do not exist in the dicing region DR.
  • the wide band gap semiconductor chip 5 is manufactured by cutting the wide band gap semiconductor wafer 10 along the dicing region DR.
  • the alignment mark region 30 may be positioned in the dicing region DR as shown in FIG. 27, or the alignment mark region 30 is surrounded by the dicing region DR as shown in FIG. It may be located in the designated area.
  • the wide band gap semiconductor chip 5 shown in FIG. 28 is manufactured by cutting the wide band gap semiconductor wafer 10 shown in FIG. 27 along the dicing region DR.
  • the wide band gap semiconductor chip 5 shown in FIG. 32 is manufactured by cutting the wide band gap semiconductor wafer 10 shown in FIG. 31 along the dicing region DR.
  • the wide band gap semiconductor chip 5 has an element region 2 and a portion 4 of a dicing region DR.
  • the element region 2 is provided with a semiconductor element such as a MOSFET 100, for example.
  • the portion 4 of the dicing region DR is provided so as to surround the element region 2 in a direction perpendicular to the first main surface 10a.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 do not exist. Therefore, the drain leakage current can be reduced.
  • the current density of the drain leakage current when a voltage of 1700 V is applied between the source electrode 16 and the drain electrode 21 of the MOSFET 100 is 10 ⁇ A / cm 2 or less.
  • the portion 4 of the dicing region DR may not be present.
  • the wide band gap semiconductor chip 5 may have an alignment mark region 30 surrounded by the portion 4 of the dicing region DR. As shown in FIG. 28, the wide band gap semiconductor chip 5 may not have the alignment mark region 30.
  • silicon carbide semiconductor device 100 is a planar MOSFET
  • silicon carbide semiconductor device 100 is not limited to a planar MOSFET.
  • Silicon carbide semiconductor device 100 may be, for example, a trench MOSFET, Schottky barrier diode, IGBT (Insulated Gate Bipolar Transistor), or JFET (Junction Field Effect Transistor).
  • the first conductivity type is n-type and the second conductivity type is p-type.
  • the first conductivity type is p-type and the second conductivity type is n-type. There may be.
  • the p-type region 71 does not exist in the portion of the dicing region DR remaining on the plurality of chips 5. Therefore, it is possible to suppress the occurrence of drain leakage current due to the concentration of the electric field in the p-type region 71. As a result, the drain leak defect rate can be reduced.
  • alignment mark region 30 is formed in dicing region DR.
  • the p-type region 71 is removed. Thereby, since it is not necessary to form the alignment mark 31 in the element region 2, a large area of the element region 2 can be secured.
  • width W2 of p-type region 71 is divided by width W1 of dicing region DR.
  • the measured value satisfies at least one of 1/12 or more and 2/3 or less and the width W2 of the p-type region 71 in the direction perpendicular to the stretching direction is 10 ⁇ m or more and 80 ⁇ m or less.
  • the cutting width W3 of wide band gap semiconductor wafer 10 in the step of forming a plurality of chips 5 is set with respect to the extending direction of dicing region DR.
  • the value divided by the width W1 of the dicing region DR in the vertical direction satisfies at least one of 1 ⁇ 4 to 5/6 and the cutting width W3 of 30 ⁇ m to 100 ⁇ m.
  • dicing region DR and alignment mark region 30 are formed simultaneously. Thereby, the manufacturing process of the wide band gap semiconductor device 100 can be simplified.
  • wide band gap semiconductor wafer 10 contains at least one of silicon carbide, gallium nitride, and diamond. Silicon carbide, gallium nitride, and diamond can be suitably used for, for example, a power semiconductor device that controls a large current.
  • the maximum diameter of main surface 10a is 100 mm or more.
  • the manufacturing method of the wide band gap semiconductor device 100 according to the present embodiment can be suitably used for a large-diameter wafer having a large number of alignment marks because the number of shots is large.
  • alignment mark region 30 is formed in a region surrounded by dicing region DR on main surface 10a.
  • the wide band gap semiconductor wafer 10 is a wide band gap semiconductor wafer 10 in which a dicing region DR is formed on the main surface 10a.
  • the wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in the dicing region and a p-type region 71 located in the alignment mark region 30.
  • the value obtained by dividing the width W2 of the p-type region 71 by the width W1 of the dicing region DR in the direction perpendicular to the extending direction of the dicing region DR is 1/12 or more and 2/3 or less and
  • the width W2 of the p-type region 71 in the vertical direction satisfies at least one of 10 ⁇ m or more and 80 ⁇ m or less.
  • the wide band gap semiconductor wafer 10 is a wide band gap semiconductor wafer in which a dicing region is formed on the main surface 10a.
  • Wide band gap semiconductor wafer 10 includes an alignment mark region 30 located in a region surrounded by dicing region DR, and a p-type region 71 located in alignment mark region 30.
  • the p-type region 71 does not exist in the dicing region DR. Thereby, since it is not necessary to form the p-type region 71 in the dicing region DR, it is possible to suppress the occurrence of drain leakage current due to the concentration of the electric field in the p-type region 71.
  • the wide band gap semiconductor wafer 10 contains at least one of silicon carbide, gallium nitride, and diamond. Silicon carbide, gallium nitride, and diamond can be suitably used for, for example, a power semiconductor device that controls a large current.
  • the maximum diameter of the main surface 10a is 100 mm or more.
  • the manufacturing method of the wide band gap semiconductor device 100 according to this embodiment can be suitably used for a large diameter wafer having a large number of shots and a large number of alignment marks.
  • the wide band gap semiconductor chip 5 according to the present embodiment is manufactured by cutting the wide band gap semiconductor wafer 10 along the dicing region DR. Thereby, the drain leakage current of the wide band gap semiconductor chip 5 can be reduced.
  • the wide band gap semiconductor chip 5 includes a MOSFET 100 (FIG. 1) having a breakdown voltage specification of 1700V.
  • the wide band gap semiconductor chip 5 of the first group is a wide band gap semiconductor chip 5 in which no p-type region exists in the portion 4 of the dicing region DR.
  • the wide band gap semiconductor chip 5 of the second group is a wide band gap semiconductor chip 5 in which the p-type region remains in the portion 4 of the dicing region DR.
  • the first group of wide band gap semiconductor chips 5 includes a first p-type region 71, a second p-type region 72, and a third p-type region 73 formed in the dicing region DR,
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 are manufactured by being completely removed.
  • the second group of wide band gap semiconductor chips 5 is formed.
  • the first p-type region 71, the second p-type region 72, and the third p-type region 73 are manufactured so as to remain in the portion 4 of the dicing region DR.
  • the wide band gap semiconductor chip 5 including the MOSFET 100 is disposed at a temperature of 150 ° C. With the gate closed, a voltage of 1700 V is applied between the source electrode 16 and the drain electrode 21 for 10 hours. In a state where a voltage of 1700 V is applied between the source electrode 16 and the drain electrode 21, the drain leakage current is measured at regular intervals.
  • the second group of wide bandgap semiconductor chips 5 having the p-type region in the portion 4 of the dicing region DR has an application time of about 0.5 hours to about 1 hour.
  • the drain leakage current increases, and after about 3 hours of application time, the drain leakage current becomes substantially constant.
  • the drain leakage current of the second group of wide band gap semiconductor chips 5 after the application time of 10 hours is greater than 1 ⁇ 10 ⁇ 7 A.
  • the drain leakage current is kept low until the application time of 10 hours elapses.
  • the drain leakage current of the first group of wide band gap semiconductor chips 5 after the application time of 10 hours is less than 1 ⁇ 10 ⁇ 7 A.
  • the drain leak defect rate can be reduced by forming the wide band gap semiconductor chip 5 so that the p-type region does not exist in the portion 4 of the dicing region DR.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Dicing (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)

Abstract

Selon la présente invention, une zone de découpage en dés et une zone de repère d'alignement sont formées sur une surface principale. Une tranche de semi-conducteur à large bande interdite et un masque photographique sont alignés à l'aide de la zone de repère d'alignement. Après l'étape consistant à effectuer l'alignement, une zone du type p est formée de manière à chevaucher la zone de repère d'alignement. Par découpage de la tranche de semi-conducteur à large bande interdite le long de la zone de découpage en dés, une pluralité de puces sont formées. La zone du type p n'existe pas sur des parties de la zone de découpage en dés qui ont été laissées sur la pluralité de puces.
PCT/JP2016/067898 2015-07-10 2016-06-16 Procédé de fabrication de dispositif à semi-conducteur à large bande interdite, tranche de semi-conducteur à large bande interdite et puce de semi-conducteur à large bande interdite WO2017010223A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2015-138685 2015-07-10
JP2015138685A JP6696122B2 (ja) 2015-07-10 2015-07-10 ワイドバンドギャップ半導体装置の製造方法、ワイドバンドギャップ半導体ウエハおよびワイドバンドギャップ半導体チップ

Publications (1)

Publication Number Publication Date
WO2017010223A1 true WO2017010223A1 (fr) 2017-01-19

Family

ID=57756990

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2016/067898 WO2017010223A1 (fr) 2015-07-10 2016-06-16 Procédé de fabrication de dispositif à semi-conducteur à large bande interdite, tranche de semi-conducteur à large bande interdite et puce de semi-conducteur à large bande interdite

Country Status (2)

Country Link
JP (1) JP6696122B2 (fr)
WO (1) WO2017010223A1 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109148559A (zh) * 2017-06-28 2019-01-04 矽创电子股份有限公司 晶圆结构

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63314831A (ja) * 1987-06-18 1988-12-22 Sony Corp 半導体装置の製造方法
JP2003332270A (ja) * 2002-05-15 2003-11-21 Renesas Technology Corp 半導体装置およびその製造方法
JP5479616B2 (ja) * 2011-01-14 2014-04-23 三菱電機株式会社 半導体装置の製造方法
JP2015019014A (ja) * 2013-07-12 2015-01-29 住友電気工業株式会社 半導体装置およびその製造方法

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000194119A (ja) * 1998-12-25 2000-07-14 Fujitsu Ltd パタ―ン配置方法、レチクル、及び半導体装置の製造方法
JP4303917B2 (ja) * 2002-06-05 2009-07-29 パナソニック株式会社 半導体装置の製造方法
JP5326282B2 (ja) * 2008-01-10 2013-10-30 富士通セミコンダクター株式会社 半導体装置とその製造方法、及び露光用マスク
JP2015032611A (ja) * 2013-07-31 2015-02-16 住友電気工業株式会社 炭化珪素半導体装置の製造方法

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63314831A (ja) * 1987-06-18 1988-12-22 Sony Corp 半導体装置の製造方法
JP2003332270A (ja) * 2002-05-15 2003-11-21 Renesas Technology Corp 半導体装置およびその製造方法
JP5479616B2 (ja) * 2011-01-14 2014-04-23 三菱電機株式会社 半導体装置の製造方法
JP2015019014A (ja) * 2013-07-12 2015-01-29 住友電気工業株式会社 半導体装置およびその製造方法

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109148559A (zh) * 2017-06-28 2019-01-04 矽创电子股份有限公司 晶圆结构

Also Published As

Publication number Publication date
JP6696122B2 (ja) 2020-05-20
JP2017022263A (ja) 2017-01-26

Similar Documents

Publication Publication Date Title
US8575729B2 (en) Semiconductor chip with linear expansion coefficients in direction parallel to sides of hexagonal semiconductor substrate and manufacturing method
US9620358B2 (en) Method for manufacturing silicon carbide semiconductor device
US20110193101A1 (en) Semiconductor device and method for manufacturing semiconductor device
CN105826252A (zh) 半导体装置及其制造方法
WO2018150861A1 (fr) Substrat stratifié de carbure de silicium et son procédé de production
JP2019004078A (ja) 半導体装置および半導体装置の製造方法
WO2015015937A1 (fr) Procédé de production de dispositif à semi-conducteurs en carbure de silicium
US10032724B2 (en) Silicon carbide semiconductor base, method of crystal axis alignment in silicon carbide semiconductor base, and method of manufacturing silicon carbide semiconductor device
JP2017168507A (ja) 半導体装置及びその製造方法
JP2009295628A (ja) 半導体装置の製造方法
JP2023065704A (ja) 半導体装置及びその製造方法
JP2009206221A (ja) 半導体装置の製造方法
US9263347B2 (en) Method of manufacturing silicon carbide semiconductor device
WO2017010223A1 (fr) Procédé de fabrication de dispositif à semi-conducteur à large bande interdite, tranche de semi-conducteur à large bande interdite et puce de semi-conducteur à large bande interdite
JP2020087954A (ja) 半導体装置およびその製造方法
JP6287193B2 (ja) 炭化珪素半導体装置の製造方法
JP2013021040A (ja) 炭化珪素半導体装置の製造方法および炭化珪素半導体装置
US11152502B2 (en) Nitride semiconductor device
JP2009032971A (ja) 窒化物半導体素子の製造方法
JP7287405B2 (ja) 炭化珪素半導体装置
KR102161445B1 (ko) 고전자 이동도 트랜지스터 구조를 가지는 센서의 제조방법 및 이를 이용한 센서
US10418477B2 (en) Silicon carbide semiconductor device and method of manufacturing silicon carbide semiconductor device
WO2022009328A1 (fr) Dispositif à semi-conducteur et procédé de fabrication de dispositif à semi-conducteur
JP2008159691A (ja) 窒化物半導体結晶成長基板、窒化物半導体素子および窒化物半導体結晶成長基板の製造方法
EP4290582A1 (fr) Procédé de fabrication d'un transistor à haute mobilité électronique

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 16824203

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 16824203

Country of ref document: EP

Kind code of ref document: A1