WO2012003705A1 - 三维集成电路结构以及检测芯片结构对齐的方法 - Google Patents

三维集成电路结构以及检测芯片结构对齐的方法 Download PDF

Info

Publication number
WO2012003705A1
WO2012003705A1 PCT/CN2011/000281 CN2011000281W WO2012003705A1 WO 2012003705 A1 WO2012003705 A1 WO 2012003705A1 CN 2011000281 W CN2011000281 W CN 2011000281W WO 2012003705 A1 WO2012003705 A1 WO 2012003705A1
Authority
WO
WIPO (PCT)
Prior art keywords
conductor
insulating layer
detecting
integrated circuit
sides
Prior art date
Application number
PCT/CN2011/000281
Other languages
English (en)
French (fr)
Inventor
朱慧珑
Original Assignee
中国科学院微电子研究所
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 中国科学院微电子研究所 filed Critical 中国科学院微电子研究所
Priority to US13/203,030 priority Critical patent/US8354753B2/en
Publication of WO2012003705A1 publication Critical patent/WO2012003705A1/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/30Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
    • H01L22/34Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line

Definitions

  • This invention relates to the field of semiconductors and, more particularly, to a 3D integrated circuit structure and a method of detecting alignment of a chip structure. Background technique
  • 3D integrated circuits require the integration of chips and chips, chips and wafers, and wafers and wafers.
  • problems such as short circuits or open circuits may be caused, the reliability of the integrated circuit is greatly reduced, and the cost of integrated circuit manufacturing is also greatly increased.
  • a 3D integrated circuit structure comprising: a first chip structure, the first chip structure including a first semiconductor substrate, a first insulating layer, and a first detecting structure, wherein the first insulating layer
  • the first detecting structure is embedded in the first insulating layer;
  • the first detecting structure comprises: a detecting substrate distributed on two sides of the first insulating layer, the detecting substrate comprises a first conductor, at least two a second conductor and at least one third conductor; wherein the first conductor is located on one side of the first insulating layer and connected to one end of the second conductor; the third conductor is formed between the second conductor and insulated from the second conductor a third conductor is stepwisely changed away from the first end of the first conductor; wherein the third conductor and the second conductor are opposite in length, and in the direction of the length of the third conductor, on both sides The distance between the projections of the first ends corresponding to each other on the detection substrate is equal.
  • the second conductor is distributed in parallel with the third conductor; and the third conductors on the detection substrates on both sides and corresponding to each other are located on a straight line.
  • the third conductor is adjacent to the second end of the first conductor.
  • the second conductors are of equal length and are aligned at both ends. .
  • the first conductor is connected to the first conductive pin.
  • the first conductor, the second conductor and the third conductor are exposed in a strip shape on the surface of the first insulating layer, and the second conductor and the third conductor are perpendicular to the first conductor.
  • the first conductor, the second conductor, and the third conductor are formed of a combination including any one or more of Cu, Al, W, Ti, Ni, TiAl.
  • the above 3D integrated circuit structure further includes: a second chip structure, the second chip structure includes a second semiconductor substrate, a second insulating layer, and a second detecting structure, wherein the second insulating layer is located on the second semiconductor substrate
  • the second detecting structure is embedded in the second insulating layer;
  • the second detecting structure includes a fourth conductor, and the fourth conductor is located in a middle portion of the second insulating layer; wherein the first detecting structure and the second detecting structure are oppositely coupled, the fourth conductor
  • At least one third conductor can be electrically connected to form a capacitance with the second conductor.
  • a second conductive pin is connected to the fourth conductor.
  • the width of the fourth conductor in the direction in which the length of the third conductor is located is slightly larger than the distance between the projections of the first ends on the detection bases on both sides.
  • the fourth conductor is formed of a combination including any one or more of Cu, Al, W, Ti, Ni, TiAl.
  • a method of detecting alignment of a chip structure including forming a first chip structure, forming a second chip structure, and performing detection.
  • the specific process is as follows.
  • Forming the first chip structure comprising: providing a first semiconductor substrate, forming a first insulating layer on the first semiconductor substrate, embedding the first insulating layer to form a first detecting structure; and the first detecting structure comprises: distributing the first insulating layer a detection substrate on both sides of the layer, the detection substrate comprises a first conductor, at least two second conductors and at least one third conductor; wherein the first conductor is located on one side of the first insulation layer and is connected to one end of the second conductor; The third conductor is formed between the second conductor and insulated from the second conductor, and the third conductor changes stepwise away from the first end of the first conductor; wherein the third conductor is opposite to the second conductor The lengths are equal, and the distance between the projections of the first ends corresponding to each other on the detection substrates on both sides is equal in the direction in which the third conductor is located.
  • Forming the second chip structure comprising: providing a second semiconductor substrate, forming a second insulating layer on the second semiconductor substrate, embedding the second insulating layer to form a second detecting structure; and the second detecting structure comprises a fourth conductor, fourth The conductor is located in the middle of the second insulating layer; the first detection will be The structure and the second detecting structure are oppositely coupled, and the fourth conductor is at least connectable to form a capacitance with the second conductor, and is determined as follows:
  • the capacitances formed between the second conductors on the side are equal in size, it is judged that the first chip structure is aligned with the second chip structure, and if the capacitance between the fourth conductor and the second conductor located on both sides is equal in size , it is judged that the first chip structure and the second chip structure are mis-alignment.
  • the second conductor is distributed in parallel with the third conductor; and the third conductors on the detection substrates on both sides and corresponding to each other are located on a straight line.
  • the third conductor is adjacent to the second end of the first conductor.
  • the second conductors are of equal length and are aligned at both ends.
  • the width of the fourth conductor in the direction in which the length of the third conductor is located is slightly greater than the distance between the projections of the first end portions corresponding to each other on the detection substrates on both sides.
  • the first conductor is connected to the first conductive pin; the fourth conductor is connected to the second conductive pin; wherein the determining may specifically include: detecting that the second conductive pin is respectively formed with the first conductive pin on both sides The size of the capacitor; if the capacitance of the second conductive pin and the first conductive pin on both sides are equal, it is judged that the first chip structure is aligned with the second chip structure, if the second conductive pin is If the capacitance of the first conductive pins on the side is not equal, it is judged that the first chip structure and the second chip structure are misaligned.
  • the 3D integrated circuit structure provided by the present invention and the method for detecting whether the chip structure is aligned are formed on the other chip structure by forming a first detecting structure including a first conductor, a second conductor and a third conductor on one of the chip structures a second detecting structure including a fourth conductor, when the two chip structures are combined by the two detecting structures, the fourth conductor can be electrically connected to the at least one third conductor to form a capacitance with the protruding structure of the first conductor, According to the size of the capacitance formed by the third conductor and the first conductors on both sides, it can be determined whether the two chip structures are aligned. Further, in the preferred embodiment of the present invention, it is possible to accurately obtain the error of the misalignment.
  • 1 to 13 are cross-sectional views showing respective steps in a process of fabricating a 3D integrated circuit structure in accordance with an embodiment of the present invention
  • 14 and 15 illustrate other embodiments in accordance with the present invention
  • FIG. 1 A schematic diagram of a layer structure in accordance with an embodiment of the present invention is shown in the accompanying drawings.
  • the figures are not drawn to scale, and some details are exaggerated for clarity and some details may be omitted.
  • the various regions, the shapes of the layers, and the relative sizes and positional relationships between the figures are merely exemplary, and may vary in practice due to manufacturing tolerances or technical limitations, and those skilled in the art will It is desirable to additionally design regions/layers having different shapes, sizes, relative positions.
  • FIG. 1 to 13 are cross-sectional views showing in detail a 3D integrated circuit corresponding to each step in the method of detecting whether or not a semiconductor substrate is aligned according to an embodiment of the present invention.
  • the respective steps according to the embodiments of the present invention and the 3D integrated circuit thus obtained will be described in detail with reference to the accompanying drawings.
  • a first chip structure is formed. As shown in Fig. 1, a first semiconductor substrate 1000 is provided. Processes such as semiconductor device fabrication and back-end interconnection may have been completed on the semiconductor substrate, but it should be noted that these steps are not related to the essence of the present invention, and are merely examples and will not be described in detail.
  • a first insulating layer 2001 is formed on the first semiconductor substrate 1000, and a first detecting structure is formed on the first insulating layer 2001.
  • the formed first insulating layer 2001 may be, for example, SiO 2 or other dielectric material.
  • a photoresist 3000 is coated on the first insulating layer 200], and the photoresist is patterned to form the patterns shown in FIGS. 2 and 3.
  • 3 is a cross-sectional view taken along line AA of FIG. 2.
  • the first insulating layer 2001 is etched by using the photoresist pattern shown in FIG. 2 and FIG. 3 as a mask to form a trench, as shown in FIG.
  • the photolithography 'glue 3000 was removed.
  • the conductive material is filled in the groove, for example, Cu, Al, W, a combination of any one or more of Ti, Ni, TiAl, or
  • the process is to flatten the surface of the first insulating layer 2001 to form a structure in which the conductive material is embedded in the recess of the first insulating layer 2001.
  • Cu is embedded in the recess to form a first detecting structure
  • the first detecting structure includes detecting bases 2002 distributed on the left and right sides
  • the detecting base 2002 includes a first conductor 2003, a second conductor 2004, and Third conductor 2005.
  • a first pin can then be formed on the first conductor 2003, reference can be made to T1, T2 in FIG. This step is a conventional technique and will not be described in detail here.
  • the first chip structure includes a first semiconductor substrate 1000 and a first semiconductor lining. a first insulating layer 2001 on the bottom and a first detecting structure embedded in the first insulating layer 2001; the first detecting structure includes: a detecting substrate 2002 distributed on both sides of the first insulating layer, the detecting substrate 2002 includes a first conductor 2003, At least two second conductors 2004 and at least one third conductor 2005; wherein the first conductor 2003 is located on one side of the first insulating layer 2001 and is connected to one end of the second conductor 2004; the third conductor 2005 is formed on the second conductor Between 2004 and insulated from the second conductor 2004, the third conductor 2005 changes stepwise away from the first end P1 of the first conductor 2004; wherein the length between the third conductor 2005 and the second conductor 2004 is opposite Equal, and in the direction in which the length of the third conductor 2005 is located, projections of the first end portions
  • the distance between the broken line FF, and GG, HH, and II is the distance between the second conductor and the third conductor; the distance is equal such that the opposite conductor
  • the capacitance of the parallel plate capacitors formed is equal.
  • the second conductor 2004 is distributed in parallel with the third conductor 2005; and the third conductors 2005 on the two sides of the detecting substrate 2002 and corresponding to each other are located on a straight line.
  • the third conductor 2005 is adjacent to the second end P2 of the first conductor 2003.
  • the second conductors 2004 are of equal length and are aligned at both ends.
  • the left and right side detection substrates 2002 are symmetric with respect to the center of the surface of the first insulating layer 2001.
  • Such a symmetrical structure is highly advantageous for the realization of the present invention, that is, it is possible to measure the second conductor and the third conductor more accurately.
  • the first conductor 2003 is further connected to ⁇
  • the first conductor 2003, the second conductor 2004, and the third conductor 2005 may be formed of a combination including any one or more of Cu, Al, W, Ti, Ni, TiAl.
  • a second semiconductor substrate 1000 is provided, and a second insulating layer 2001 is formed on the second semiconductor substrate 1000, and is embedded in the second insulating layer 2001, and a second detecting structure is formed thereon.
  • the second detecting structure includes a fourth conductor 2002, and a conductor 2002 is embedded in the center of the second insulating layer 2001.
  • the material of the fourth conductor 2002 may include any one or a combination of Cu, Al, W, Ti, Ni, TiAl.
  • the width of the fourth conductor 2002 in the direction in which the length of the third conductor 2005 is located is slightly larger than the distance between the projections of the first end portions P1 on the detection bases 2002 on both sides, so that the third conductor can be connected to the third conductor. Make an electrical connection.
  • the shape of the fourth conductor 2002 is not limited, and the surface is preferably a rectangular structure. However, when the first detecting structure is aligned with the second detecting structure, at least the fourth conductor can be ensured with a third conductor on the first detecting structure. Electrical connection.
  • the method of fabricating the second detecting structure on the second semiconductor substrate can be referred to the manufacturing method of the first semiconductor structure.
  • the second insulating layer 2001 may be deposited on the second semiconductor substrate 1000, and then patterned on the second insulating layer 2001 to form a shape of the fourth conductor 2002 to be patterned.
  • the photoresist is etched down to the insulating layer 200 ⁇ to form a recess, and then filled with a conductive material, for example, including any one or more of Cu, Al, W, Ti, Ni, TiAl.
  • a CMP process is performed, and finally a pin T3 is formed on the fourth conductor.
  • the 3D integrated circuit structure includes the two semiconductor chip structures described above.
  • the first chip structure located below in FIG. 10 is a cross-sectional view along the ⁇ in FIG. 7, and the second chip structure located above in FIG. 10 is a cross-sectional view taken along line CC in FIG.
  • the fourth conductor 2002 can be connected to the third conductors 2005 on the left and right sides of the first detecting structure.
  • the row is distributed, and between the second conductor 2004 and the third conductor 2005.
  • the third conductors 2005 on the same side are aligned adjacent to the second end of the first conductor 2003, and are spaced apart from the first end P1 of the first conductor 2003.
  • the adjacent third conductor is away from the first conductor.
  • the difference in length between the first ends P1 of 2003 is equal; it is preferred that the second conductors 2004 on the detection substrate are of equal length and are aligned at both ends.
  • the two sensing substrates 2002 located in the first chip structure are symmetrical about the center, and then the capacitance between each of the third conductors and the second conductor due to the pair is exactly the same.
  • Such a structure can ensure that if the fourth conductor is located at an intermediate position of the first semiconductor structure, that is, the first chip structure is completely aligned with the second chip structure, the number of the fourth conductor electrically connected to the third conductor on both sides is the same of.
  • the pin on the first conductor on the left side of the first chip structure is T1
  • the pin on the first conductor on the right side is T2
  • pin T3. 10 and FIG. 11 are schematic diagrams showing the first chip structure and the second chip structure being completely aligned.
  • the fourth conductor is connected to the three third conductors on the left side, and is also connected to the three third conductors on the right side.
  • the capacitance between ⁇ 3 and ⁇ 2 is equal to the capacitance between ⁇ 3 and T1.
  • the fourth conductor is connected to the two third conductors on the left side, and is connected to the four third conductors on the right side.
  • the capacitance between ⁇ 3 and ⁇ 2 can be obtained, and the capacitance between ⁇ 3 and T1 is not equal, that is, the capacitance between ⁇ 3 and ⁇ 2 is larger than the capacitance between ⁇ 3 and T1, so that the second chip structure needs to move to the left.
  • Exact alignment It can be seen that, based on the difference in the measured capacitance, it is possible to know how much the two chip structures are misaligned and how they should be moved to ensure alignment.
  • the alignment error between the chip structures can be accurately measured, thereby moving the chip structure to be aligned.
  • the method of the embodiment of the invention can detect the misalignment between the chip structures simply and effectively, and can be applied to the manufacture of the 3D integrated circuit in a large amount.
  • the first conductor and the second conductor on the left and right sides are staggered and corresponding. Therefore, on the straight line where the length of the third conductor is located, only the distance between the projections of the respective third conductors away from the end of the first conductor is required to be equal, and the lengths of DD and EE shown in FIG. 14 are equal.
  • the invention can also be implemented.
  • the second conductor and the third conductor are two:
  • the present invention has been achieved.
  • Embodiments of the present invention use a method of forming a detecting structure on a semiconductor substrate, and determining whether the chip structures are aligned according to a capacitance formed between the detecting structures after bonding between the detecting structures, the method is simple and effective, and the detecting is simple and effective. The effect is good. Moreover, the embodiment of the present invention is simple in process and can be completed by a conventional semiconductor manufacturing process.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Automation & Control Theory (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

提供了一种三维集成电路结构以及检测芯片结构对齐的方法。该电路结构包括第一芯片结构,该第一芯片结构包括第一半导体衬底、第一绝缘层(2001)以及第一检测结构。该第一检测结构包括分布于该第一绝缘层两侧的检测基体(2002)。每个检测基体(2002)包括第一导体(2003)、至少两个第二导体(2004)以及至少一个第三导体(2005),其中该第一导体位于该第一绝缘层的一侧并与每个该第二导体的一端连接;该至少一个第三导体形成于每两个第二导体之间并与第二导体绝缘;该至少一个第三导体相对于该第一导体的远端(P1)呈阶梯状变化;该至少一个第三导体与该第二导体之间的距离相等;在第三导体所在方向上,位于该第一绝缘层两侧的检测基体上的该第三导体的对应末端(P1)的投影之间距离相等。

Description

维集成电路结构以及检测芯片结构对齐的方
技术领域
本发明涉及半导体领域, 更具体地, 涉及一种 3D集成电路结构以 及检测芯片结构是否对齐的方法。 背景技术
随着半导体器件的尺寸越来越小, 集成电路发展的趋势是在越来 越小的芯片上集成越来越多的电子器件。 3D 集成电路需要将芯片与 芯片、 芯片与晶片、 晶片与晶片之间进行结合。 然而在芯片或晶片的 结合过程中由于对齐误差, 可能会造成短路或互连开路等问题, 集成 电路的可靠性大大降低, 也很大程度上增加了集成电路制造的成本。
有鉴于此,需要提供一种新颖的 3D集成电路结构以及检测芯片结 构是否对齐的方法, 以增大互连的可靠性。 发明内容
本发明的目的在于提供一种 3D 集成电路结构以及检测半导体衬 底是否对齐的方法, 以克服上述现有技术中的问题。
根据本发明的一方面, 提供了一种 3D集成电路结构, 包括: 第一 芯片结构, 所述第一芯片结构包括第一半导体衬底、 第一绝缘层以及 第一检测结构, 其中第一绝缘层位于第一半导体衬底上, 第一检测结 构嵌入于第一绝缘层形成; 第一检测结构包括: 分布于第一绝缘层两 侧的检测基体, 检测基体包括第一导体、 至少两个第二导体和至少一 个第三导体; 其中, 第一导体位于第一绝缘层的一侧, 并与第二导体 的一端连接; 第三导体形成于第二导体之间并与第二导体之间绝缘, 第三导体远离第一导体的第一端部呈阶梯状变化; 其中, 第三导体与 第二导体之间正对的长度相等, 并且在第三导体的长度所在的方向上, 位于两侧的检测基体上互相对应的第一端部的投影之间距离相等。
优选地, 第二导体与第三导体平行分布; 并且位于两侧的检测基 体上且互相对应的第三导体位于一条直线上。
优选地, 第三导体靠近第一导体的第二端部相齐。 优选地, 第二导体长度相等且两端相齐。 .
优选地, 第一导体连接有第一导电引脚。
优选地, 第一导体、 第二导体和第三导体暴露在第一绝缘层表面 的形状为条状, 并且所述第二导体和第三导体与所述第一导体垂直。
优选地, 第一导体、 第二导体和第三导体由包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或多种的组合形成。
优选地, 上述 3D集成电路结构进一步包括: 第二芯片结构, 所述 第二芯片结构包括第二半导体衬底、 第二绝缘层以及第二检测结构, 第二绝缘层位于第二半导体衬底上, 第二检测结构嵌入于第二绝缘层 形成; 第二检测结构包括第四导体, 第四导体位于第二绝缘层的中部; 其中, 第一检测结构和第二检测结构相对结合, 第四导体至少能与一 条第三导体电连接从而与第二导体构成电容。
优选地, 第四导体上连接有第二导电引脚。
优选地, 第四导体在第三导体的长度所在的方向上的宽度, 略大 于位于两侧的检测基体上互相对应的第一端部的投影之间距离。
优选地, 第四导体由包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或 多种的组合形成。
根据本发明的另一方面, 提供了一种检测芯片结构是否对齐的方 法, 包括形成第一芯片结构, 形成第二芯片结构, 以及进行检测。 具 体的过程如下。
形成第一芯片结构, 包括: 提供第一半导体衬底, 在第一半导体 衬底上形成第一绝缘层, 嵌入第一绝缘层形成第一检测结构; 第一检 测结构包括: 分布于第一绝缘层两侧的检测基体, 检测基体包括第一 导体、 至少两个第二导体和至少一个第三导体; 其中, 第一导体位于 第一绝缘层的一侧, 并与第二导体的一端连接; 第三导体形成于第二 导体之间并与第二导体之间绝缘, 第三导体远离第一导体的第一端部 呈阶梯状变化; 其中, 第三导体与第二导体之间正对的长度相等, 并 且在第三导体所在的方向上, 位于两侧的检测基体上互相对应的所述 第一端部的投影之间距离相等。
形成第二芯片结构, 包括: 提供第二半导体衬底, 在第二半导体 衬底上形成第二绝缘层, 嵌入第二绝缘层形成第二检测结构; 第二检 测结构包括第四导体, 第四导体位于第二绝缘层的中部; 将第一检测 结构和第二检测结构相对结合, 第四导体至少能- 接从而与第二导体构成电容, 进行如下判断: 如;
侧的第二导体之间构成的电容大小相等, 则判断第一芯片结构与第二 芯片结构之间是对齐的, 如果第四导体与位于两侧的第二导体之间构 成的电容大小不等, 则判断第一芯片结构与第二芯片结构之间是错位 ( mis-alignment ) 的。
优选地, 第二导体与第三导体平行分布; 并且位于两侧的检测基 体上且互相对应的第三导体位于一条直线上。
优选地, 第三导体靠近第一导体的第二端部相齐。
优选地, 第二导体长度相等且两端相齐。
所述第四导体在所述第三导体的长度所在的方向上的宽度, 略大 于位于两侧的检测基体上互相对应的所述第一端部的投影之间距离。
优选地, 第一导体连接有第一导电引脚; 第四导体连接有第二导 电引脚; 则上述判断具体可以包括: 测出第二导电引脚分别与两侧的 第一导电引脚形成的电容大小; 如果第二导电引脚与两侧的第一导电 引脚形成的电容大小相等, 则判断第一芯片结构与第二芯片结构之间 是对齐的, 如果第二导电引脚与两侧的第一导电引脚形成的电容大小 不等, 则判断第一芯片结构与第二芯片结构之间是错位的。
本发明提供的 3D 集成电路结构以及检测芯片结构是否对齐的方 法, 通过在其中一芯片结构上形成包括第一导体、 第二导体和第三导 体的第一检测结构, 在另一芯片结构上形成包括第四导体的第二检测 结构, 当通过这两个检测结构将两芯片结构结合时, 第四导体能够与 至少一条第三导体导通, 从而与第一导体的突起结构之间形成电容, 根据第三导体与两侧的第一导体形成的电容的大小, 即可判别两芯片 结构是否对齐。 并且在本发明的优选方案下, 能够准确得到错位的误 差有多大。 附图说明
通过以下参照附图对本发明实施例的描述, 本发明的上述以及其 他目的、 特征和优点将更为清楚, 在附图中:
图 1 ~ 13示出了根据本发明实施例制作 3D集成电路结构的流程中 各步骤的截面图; 图 14和图 15示出了根据本发明的其他实施例
中的第一芯片结构的截面图。 具体实施方式
以下, 通过附图中示出的具体实施例来描述本发明。 但是应该理 解, 这些描述只是示例性的, 而并非要限制本发明的范围。 此外, 在 以下说明中, 省略了对公知结构和技术的描述, 以避免不必要地混淆 本发明的概念。
在附图中示出了根据本发明实施例的层结构示意图。 这些图并非 是按比例绘制的, 其中为了清楚的目的, 放大了某些细节, 并且可能 省略了某些细节。 图中所示出的各种区域、 层的形状以及它们之间的 相对大小、 位置关系仅是示例性的, 实际中可能由于制造公差或技术 限制而有所偏差, 并且本领域技术人员根据实际所需可以另外设计具 有不同形状、 大小、 相对位置的区域 /层。
图 1 ~ 13 详细示出了根据本发明实施例检测半导体村底是否对齐 方法中各步骤对应的 3D集成电路的截面图。 以下, 将参照这些附图来 对根据本发明实施例的各个步骤以及由此得到的 3D 集成电路予以详 细说明。
首先,形成第一芯片结构。如图 1所示,提供第一半导体衬底 1000。 在该半导体衬底上可能已经完成了半导体器件制造以及后道互连等工 艺, 但需要说明的是这些步骤与本发明的本质无关, 这里只是举例, 不再对其进行详述。
如图 1所示, 在第一半导体衬底 1000上形成第一绝缘层 2001 , 并 在第一绝缘层 2001上形成第一检测结构。 具体地, 形成的第一绝缘层 2001 , 例如可以是 Si02或其他介质材料。
如图 2所示, 在第一绝缘层 200]上涂覆光刻胶 3000 , 并对光刻胶 图案化以形成图 2和图 3 中所示的图案。 其中, 图 3为沿图 2中 AA, 方向的剖视图。
以图 2和图 3所示的光刻胶图案为掩膜, 对第一绝缘层 2001进行 刻蚀, 形成沟槽, 如图 4所示。
将光刻 '胶 3000去除。
接着如图 5 , 在凹槽内填充导电材料, 例如可以是 Cu、 Al、 W、 Ti、 Ni、 TiAl 中任一种或多种的组合, 或者是合
中优选用 Cu作为填充材料。 如图 6所示, 进行 C]
工艺处理, 将第一绝缘层 2001的表面磨平, 则形成了导电材料嵌入于 第一绝缘层 2001的凹槽中的结构。
如图 7所示, Cu镶嵌在凹槽中从而形成了第一检测结构, 第一检 测结构包括分布于左右两侧的检测基体 2002 ,检测基体 2002分别包括 第一导体 2003、 第二导体 2004和第三导体 2005。
接着可以在第一导体 2003上形成第一引脚,可以参考图 7中的 T1、 T2。 此步骤为常规技术, 这里不再详述。
至此就形成了根据本发明一个实施例得到的 3D集成电路结构,如 图 6和图 7所示, 包括第一芯片结构, 第一芯片结构具体包括第一半 导体衬底 1000、位于第一半导体衬底上的第一绝缘层 2001 以及嵌入于 第一绝缘层 2001的第一检测结构; 第一检测结构包括: 分布于第一绝 缘层两侧的检测基体 2002 , 检测基体 2002 包括第一导体 2003、 至少 两个第二导体 2004和至少一个第三导体 2005 ; 其中, 第一导体 2003 位于第一绝缘层 2001 的一侧, 并与第二导体 2004的一端连接; 第三 导体 2005形成于第二导体 2004之间并与第二导体 2004之间绝缘, 第 三导体 2005远离第一导体 2004的第一端部 P1呈阶梯状变化; 其中, 第三导体 2005与第二导体 2004之间正对的长度相等, 并且在第三导 体 2005 的长度所在的方向上, 位于两侧的检测基体 2002上互相对应 的第一端部 P1的投影之间距离相等。 需要说明的是, 由于第三导体为 长条状, 因此长度所在的方向即如图 7中所示的横向方向。
优选地, 如图 7所示, 虚线 FF,和 GG,、 HH,和 I I,之间的距离即 为第二导体和第三导体之间的正对距离; 这个距离相等使得正对的导 体之间形成的平行板电容器的电容相等。
优选地, 第二导体 2004与第三导体 2005平行分布; 并且位于两 侧的检测基体 2002上且互相对应的第三导体 2005位于一条直线上。
优选地, 第三导体 2005靠近第一导体 2003的第二端部 P2相齐。 优选地, 第二导体 2004长度相等且两端相齐。
对于本发明的一个优选的实施例来说, 如图 7 所示, 左右两侧检 测基体 2002关于第一绝缘层 2001 表面的中心对称。 这样的对称结构 极有利于本发明的实现, 即能够更准确地测量第二导体和第三导体之 间形成的电容。
优选地, 如图 7所示, 第一导体 2003还连^
和 T2。
优选地, 第一导体 2003、 第二导体 2004和第三导体 2005可以由 包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或多种的组合形成。
根据本发明一实施例的检测半导体衬底是否对齐的方法, 需要进 一步形成第二芯片结构。
如图 8 所示, 提供第二半导体衬底 1000,,并在第二半导体衬底 1000,上形成第二绝缘层 2001,, 嵌入于第二绝缘层 2001,上形成有第二 检测结构。
如图 9所示, 第二检测结构包括第四导体 2002,, 导体 2002,嵌入 形成在第二绝缘层 2001,中心。第四导体 2002,的材料可以包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或多种的组合。 第四导体 2002,在第三导体 2005的长度所在的方向上的宽度,略大于位于两侧的检测基体 2002上 互相对应的第一端部 P1 的投影之间距离,这样才能够与第三导体进行 电连接。 第四导体 2002,的形状不受限制, 表面优选为矩形结构, 但在 第一检测结构与第二检测结构对齐结合时, 至少应保证第四导体能够 与第一检测结构上的一条第三导体电连接。
第二半导体衬底上的第二检测结构的制造方法可以参照第一半导 体结构的制造方法。 具体可以为: 在第二半导体衬底 1000,上淀积第二 绝缘层 2001,, 接着在第二绝缘层 2001,上图案化光刻胶以形成第四导 体 2002,的形状, 以图案化后的光刻胶为掩膜向下刻蚀绝缘层 200Γ , 从而形成凹槽, 然后在凹槽内填充导电材料, 例如包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或多种的组合形成, 进行 CMP工艺, 最后在第 四导体上形成引脚 T3。
将图 7所示的第一芯片结构和图 9所示的第二芯片结构通过第一 检测结构和第二检测结构进行结合, 至此形成了根据本发明实施例的 一种 3D集成电路结构。 如图 10所示, 该 3D集成电路结构包括以上 所述的两个半导体芯片结构。 图 10中位于下方的第一芯片结构为沿图 7中 ΒΒ,方向的剖视图, 图 10中位于上方的第二芯片结构为沿图 9中 CC,方向的剖视图。 其中, 如果两个芯片结构是对齐的, 则第四导体 2002,能够与第一检测结构上左右两侧的第三导体 2005进行连接。 在本发明实施例中, 优选第二导体 2004与第
行分布, 且第二导体 2004与第三导体 2005之间.
选位于同一侧的第三导体 2005靠近第一导体 2003的第二端部相齐, 远离第一导体 2003 的第一端部 P1 呈阶梯状变化; 优选相邻的第三导 体在远离第一导体 2003 的第一端部 P1之间的长度差相等; 优选检测 基体上的第二导体 2004长度相等且两端相齐。 对于本发明的优选实施 例, 位于第一芯片结构的两个检测基体 2002能够关于中心对称, 那么 每个第三导体与第二导体之间由于正对而产生的电容大小完全相同。 这样的结构能够保证, 如果第四导体位于第一半导体结构的中间位置, 即第一芯片结构与第二芯片结构完全对齐, 那么第四导体与两侧的第 三导体电连接的条数就是相同的。
如图 1 1所示, 第一芯片结构上左侧的第一导体上的引脚为 T1 , 右 侧的第一导体上的引脚为 T2 , 并在第二芯片结构上的第四导体上设有 引脚 T3。 图 10和图 1 1所示为, 第一芯片结构与第二芯片结构完全对 齐的示意图, 第四导体与左侧的三条第三导体连接, 也与右侧的三条 第三导体连接, 因而可以得到 Τ3与 Τ2之间的电容与 Τ3与 T1之间的 电容相等。
可见如果第一芯片结构与第二芯片结构之间有错位, 那么如图 12 和图 13所示, 第四导体与左侧的两条第三导体连接, 而与右侧的四条 第三导体连接, 则可以得到 Τ3与 Τ2之间的电容, 与 Τ3与 T1之间的 电容不相等, 即 Τ3与 Τ2之间的电容大于 Τ3与 T1之间的电容, 可知 第二芯片结构需要向左移动才能准确对齐。 可见, 根据测得的电容的 大小的差值, 可以知道两个芯片结构之间错位了多少, 以及应该怎样 移动才能保证对齐。
采用本发明的实施例, 可以准确测出芯片结构之间的对齐误差, 从而将芯片结构进行移动对齐。 本发明实施例的方法, 能够简单有效 地检测出芯片结构之间的错位, 可大量应用于 3D集成电路的制造。
本发明的实施例还可以进行各种变形。 如图 14所示, 左右两侧的 第一导体和第二导体错开且——对应。 因此, 在第三导体的长度所在 的直线上, 只需要各对应的第三导体远离第一导体的端部的投影之间 距离相等, 如图 14所示的 DD,和 EE,的长度相等, 同样也可以实现本 发明。 此外, 如图 15所示, 第二导体和第三导体两:
格对齐, 只要第二导体与第三导体之间正对的长
实现本发明。
在以上的描述中, 对于各层的构图、 刻蚀等技术细节并没有做出 详细的说明。 但是本领域技术人员应当理解, 可以通过现有技术中的 各种手段, 来形成所需形状的层、 区域等。 另外, 为了形成同一结构, 本领域技术人员还可以设计出与以上描述的方法并不完全相同的方 法。
本发明的实施例釆用在半导体衬底上形成检测结构的方法, 在检 测结构之间结合之后根据检测结构之间形成的电容大小来判断芯片结 构之间是否对齐, 这种方法简便有效, 检测效果好。 并且本发明的实 施例工艺简单, 用常规的半导体制造工艺即可完成。
以上参照本发明的实施例对本发明予以了说明。 但是, 这些实施 例仅仅是为了说明的目的, 而并非为了限制本发明的范围。 本发明的 范围由所附权利要求及其等价物限定。 不脱离本发明的范围, 本领域 技术人员可以做出多种替换和修改, 这些替换和修改都应落在本发明 的范围之内。

Claims

权 利 要 求
1. 一种 3D 集成电路结构, 包括: 第一芯片结构, 所述第一芯片 结构包括第一半导体衬底、 第一绝缘层以及第一检测结构, 其中第一 绝缘层位于所述第一半导体衬底上, 第一检测结构嵌入于第一绝缘层 形成;
所述第一检测结构包括: 分布于所述第一绝缘层两侧的检测基体, 所述检测基体包括第一导体、 至少两个第二导体和至少一个第三导体; 其中, 所述第一导体位于所述第一绝缘层的一侧, 并与所述第二 导体的一端连接; 所述第三导体形成于第二导体之间并与所述第二导 体之间绝缘, 所述第三导体远离第一导体的第一端部呈阶梯状变化; 其中, 所述第三导体与第二导体之间正对的长度相等, 并且在所 述第三导体的长度所在的方向上, 位于两侧的检测基体上互相对应的 所述第一端部的投影之间距离相等。
2. 根据权利要求 1 所述的 3D集成电路结构, 其中, 所述第二导 体与第三导体平行分布; 并且位于两侧的检测基体上且互相对应的所 述第三导体位于一条直线上。
3. 根据权利要求 1 所述的 3D集成电路结构, 其中, 所述第三导 ' 体靠近所述第一导体的第二端部相齐。
4. 根据权利要求 1 所述的 3D集成电路结构, 其中, 所述第二导 体长度相等且两端相齐。
5. 根据权利要求 1 所述的 3D集成电路结构, 其中, 所述第一导 体连接有第一导电引脚。
6. 根据权利要求 1所述的 3D集成电路结构, 其中所述第一导体、 第二导体和第三导体暴露在所述第一绝缘层表面的形状为条状, 并且 所述第二导体和第三导体与所述第一导体垂直。
7. 根据权利要求 1 所述的 3D集成电路结构, 其中, 所述第一导 体、 第二导体和第三导体由包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种 或多种的组合形成。
8. 根据权利要求 1至 7中任一项所述的 3D集成电路结构, 进一 步包括: 第二芯片结构, 所述第二芯片结构包括第二半导体衬底、 第 二绝缘层以及第二检测结构, 第二绝缘层位于所述第二半导体衬底上, 第二检测结构嵌入于所述第二绝缘层形成;
所述第二检测结构包括第四导体, 所述第四- 的中部;
其中, 所述第一检测结构和第二检测结构相对结合, 所述第四导 体至少能与一条第三导体电连接从而与第二导体构成电容。
9. 根据权利要求 8所述的 3D集成电路结构, 其中, 所述第四导 体上连接有第二导电引脚。
10. 根据权利要求 8所述的 3D集成电路结构, 其中, 所述第四导 体在所述第三导体的长度所在的方向上的宽度, 略大于位于两侧的检 测基体上互相对应的所述第一端部的投影之间距离。
1 1. 根据权利要求 8所述的 3D集成电路结构, 其中, 所述第四导 体由包括 Cu、 Al、 W、 Ti、 Ni、 TiAl中任一种或多种的组合形成。
12. 一种检测芯片结构是否对齐的方法, 包括:
形成第一芯片结构, 包括: 提供第一半导体衬底, 在所述第一半 导体衬底上形成第一绝缘层, 嵌入所述第一绝缘层形成第一检测结构; 所述第一检测结构包括: 分布于所述第一绝缘层两侧的检测基体, 所 述检测基体包括第一导体、 至少两个第二导体和至少一个第三导体; 其中, 所述第一导体位于所述第一绝缘层的一侧, 并与所述第二导体 的一端连接; 所述第三导体形成于第二导体之间并与所述第二导体之 间绝缘, 所述第三导体远离第一导体的端部呈阶梯状变化; 其中, 所 述第三导体与第二导体之间正对的长度相等, 并且在所述第三导体的 长度所在的方向上, 位于两侧的检测基体上互相对应的第三导体远离 第一导体的端部的投影之间距离相等;
形成第二芯片结构, 包括: 提供第二半导体衬底, 在所述第二半 导体衬底上形成第二绝缘层, 嵌入所述第二绝缘层形成第二检测结构; 所述第二检测结构包括第四导体, 所述第四导体位于第二绝缘层的中 部;
将所述第一检测结构和第二检测结构相对结合, 所述第四导体至 少能与一条第三导体电连接从而与第二导体构成电容;
进行如下判断: 如果第四导体与位于两侧的第二导体之间构成的 电容大小相等, 则判断第一芯片结构与第二芯片结构之间是对齐的, 如果第四导体与位于两侧的第二导体之间构成的电容大小不等, 则判 断第一芯片结构与第二芯片结构之间是错位的。
13. 根据权利要求 12所述的方法, 其中, 所:
体平行分布; 并且位于两侧的检测基体上且互相对应的所述第三导体 位于一条直线上。
14. ·根据权利要求 12所述的方法, 其中, 所述第三导体与第一导 体靠近的一端相齐。
15. 根据权利要求 12所述的方法, 其中, 所述第二导体长度相等 且两端相齐。
16. 根据权利要求 12至 15任一项所述的方法, 其中, 所述第一导 体连接有第一导电引脚; 所述第四导体连接有第二导电引脚;
则所述判断包括: 测出所述第二导电引脚分别与两侧的第一导电 引脚形成的电容大小; 如果所述第二导电引脚与两侧的第一导电引脚 形成的电容大小相等, 则判断第一芯片结构与第二芯片结构之间是对 齐的, 如果所述第二导电引脚与两侧的第一导电引脚形成的电容大小 不等, 则判断第一^片结构与第二芯片结构之间是错位的。
PCT/CN2011/000281 2010-07-09 2011-02-23 三维集成电路结构以及检测芯片结构对齐的方法 WO2012003705A1 (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/203,030 US8354753B2 (en) 2010-07-09 2011-02-23 3D integrated circuit structure and method for detecting chip mis-alignement

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN2010102292862A CN102315197B (zh) 2010-07-09 2010-07-09 3d集成电路结构以及检测芯片结构是否对齐的方法
CN201010229286.2 2010-09-07

Publications (1)

Publication Number Publication Date
WO2012003705A1 true WO2012003705A1 (zh) 2012-01-12

Family

ID=45428208

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2011/000281 WO2012003705A1 (zh) 2010-07-09 2011-02-23 三维集成电路结构以及检测芯片结构对齐的方法

Country Status (3)

Country Link
US (1) US8354753B2 (zh)
CN (1) CN102315197B (zh)
WO (1) WO2012003705A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8354753B2 (en) 2010-07-09 2013-01-15 Institute of Microelectronics, Chinese Academy of Sciences 3D integrated circuit structure and method for detecting chip mis-alignement

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9040986B2 (en) * 2012-01-23 2015-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. Three dimensional integrated circuit having a resistance measurement structure and method of use
US9098666B2 (en) * 2012-11-28 2015-08-04 Qualcomm Incorporated Clock distribution network for 3D integrated circuit
JP2015070195A (ja) * 2013-09-30 2015-04-13 ソニー株式会社 半導体装置および試験方法
CN104716123B (zh) * 2013-12-17 2018-06-08 中芯国际集成电路制造(上海)有限公司 一种测试方法和测试结构
CN104716124B (zh) * 2013-12-17 2018-02-06 中芯国际集成电路制造(上海)有限公司 一种测试方法和测试结构

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1893012A (zh) * 2005-07-06 2007-01-10 台湾积体电路制造股份有限公司 三维集成电路装置以及集成电路基板的对准方法
CN1983591A (zh) * 2005-12-12 2007-06-20 国际商业机器公司 晶片间对准的方法和结构

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6025638A (en) * 1998-06-01 2000-02-15 International Business Machines Corporation Structure for precision multichip assembly
US6066513A (en) * 1998-10-02 2000-05-23 International Business Machines Corporation Process for precise multichip integration and product thereof
US6653244B2 (en) * 2001-09-19 2003-11-25 Binoptics Corporation Monolithic three-dimensional structures
TW558788B (en) * 2002-08-19 2003-10-21 Nanya Technology Corp A test key for detecting whether the overlay of deep trench capacitor and active area of DRAM is normal
US8325001B2 (en) * 2005-08-04 2012-12-04 The Regents Of The University Of California Interleaved three-dimensional on-chip differential inductors and transformers
US7619312B2 (en) * 2005-10-03 2009-11-17 Sun Microsystems, Inc. Method and apparatus for precisely aligning integrated circuit chips
JP4227642B2 (ja) * 2005-12-28 2009-02-18 キヤノン株式会社 立体物の製造方法、及び立体物の製造装置
FR2928030B1 (fr) * 2008-02-22 2010-03-26 Commissariat Energie Atomique Procede d'alignement de deux substrats par des microbobines.
WO2010035401A1 (ja) * 2008-09-26 2010-04-01 パナソニック株式会社 電子デバイス及びその製造方法
KR101049083B1 (ko) * 2009-04-10 2011-07-15 (주)실리콘화일 3차원 구조를 갖는 이미지 센서의 단위 화소 및 그 제조방법
US8677613B2 (en) * 2010-05-20 2014-03-25 International Business Machines Corporation Enhanced modularity in heterogeneous 3D stacks
CN102315197B (zh) * 2010-07-09 2013-04-17 中国科学院微电子研究所 3d集成电路结构以及检测芯片结构是否对齐的方法
US8546961B2 (en) * 2011-01-10 2013-10-01 International Business Machines Corporation Alignment marks to enable 3D integration

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1893012A (zh) * 2005-07-06 2007-01-10 台湾积体电路制造股份有限公司 三维集成电路装置以及集成电路基板的对准方法
CN1983591A (zh) * 2005-12-12 2007-06-20 国际商业机器公司 晶片间对准的方法和结构

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8354753B2 (en) 2010-07-09 2013-01-15 Institute of Microelectronics, Chinese Academy of Sciences 3D integrated circuit structure and method for detecting chip mis-alignement

Also Published As

Publication number Publication date
US8354753B2 (en) 2013-01-15
CN102315197B (zh) 2013-04-17
CN102315197A (zh) 2012-01-11
US20120056177A1 (en) 2012-03-08

Similar Documents

Publication Publication Date Title
WO2012003705A1 (zh) 三维集成电路结构以及检测芯片结构对齐的方法
TWI708354B (zh) 多向自對準多圖案化
US9773739B2 (en) Mark structure and fabrication method thereof
CN103247596A (zh) 芯片上铁氧体磁珠电感器
JP2010219332A (ja) 多層配線層の電源配線構造およびその製造方法
WO2011124091A1 (zh) 一种用于硅通孔互连中的硅片对准方法
JP5493166B2 (ja) 半導体装置及びその製造方法
US7973309B2 (en) TEG pattern for detecting void in device isolation layer and method of forming the same
KR100901054B1 (ko) 반도체 소자 및 반도체 소자의 제조 방법
US9418887B2 (en) Method of manufacturing semiconductor device
JP2718380B2 (ja) 半導体装置の電気特性検査パターン及び検査方法
TWI618214B (zh) 具有重佈線路層的晶片結構
WO2005034234A1 (ja) 半導体装置及びその製造方法
CN104176698B (zh) 集成mems器件及其制作方法
KR101925685B1 (ko) 반도체 디바이스 및 그 제조 방법
JP2008270277A (ja) 位置ずれ検出パターン、位置ずれ検出方法および半導体装置
JP2006294979A (ja) 半導体装置およびその製造方法
CN102867796B (zh) 3d集成电路结构以及检测芯片结构是否对齐的方法
US6495928B1 (en) Transfer mark structure for multi-layer interconnecting and method for the manufacture thereof
US20160300764A1 (en) Semiconductor device and method for manufacturing the same
TWI555122B (zh) 半導體元件之內連線結構其製備方法
TW201837977A (zh) 半導體元件及其關鍵尺寸的定義方法
KR101373267B1 (ko) 3d-ics 본딩 기술을 응용하는 전기적 테스트 구조에 의한 적층 에러 측정
JP2013038271A (ja) 半導体装置および半導体装置の製造方法
US7851917B2 (en) Wiring structure and method of manufacturing the same

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 13203030

Country of ref document: US

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 11803059

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 11803059

Country of ref document: EP

Kind code of ref document: A1